Section 29 Serial I/O with FIFO (SIOF)
Rev. 1.00 Oct. 01, 2007 Page 1188 of 1956
REJ09B0256-0100
29.3 Register
Descriptions
Table 29.2 shows the SIOF register configuration. Table 29.3 shows the register state in each
operating mode.
Table 29.2 Register Configuration
Channel Register
Name
Abbreviation R/W
Area P4
Address
*
Area 7
Address
*
Access
Size
Mode register 0
SIMDR0
R/W H'FFE3 0000 H'1FE3 0000 16
Clock select register 0
SISCR0
R/W H'FFE3 0002 H'1FE3 0002 16
Transmit data assign register
0
SITDAR0
R/W H'FFE3 0004 H'1FE3 0004 16
Receive data assign register
0
SIRDAR0
R/W H'FFE3 0006 H'1FE3 0006 16
Control data assign register
0
SICDAR0
R/W H'FFE3 0008 H'1FE3 0008 16
Control register 0
SICTR0
R/W H'FFE3 000C H'1FE3 000C 16
FIFO control register 0
SIFCTR0
R/W H'FFE3 0010 H'1FE3 0010 16
Status register 0
SISTR0
R/W H'FFE3 0014 H'1FE3 0014 16
Interrupt enable register 0
SIIER0
R/W H'FFE3 0016 H'1FE3 0016 16
Transmit data register 0
SITDR0
W
H'FFE3 0020 H'1FE3 0020 32
Receive data register 0
SIRDR0
R
H'FFE3 0024 H'1FE3 0024 32
Transmit control data
register 0
SITCR0
R/W H'FFE3 0028 H'1FE3 0028 32
0
Receive control data register
0
SIRCR0
R/W H'FFE3 002C H'1FE3 002C 32
Mode register 1
SIMDR1
R/W H'FFE3 8000 H'1FE3 8000 16
Clock select register 1
SISCR1
R/W H'FFE3 8002 H'1FE3 8002 16
Transmit data assign register
1
SITDAR1
R/W H'FFE3 8004 H'1FE3 8004 16
Receive data assign register
1
SIRDAR1
R/W H'FFE3 8006 H'1FE3 8006 16
Control data assign register
1
SICDAR1
R/W H'FFE3 8008 H'1FE3 8008 16
Control register 1
SICTR1
R/W H'FFE3 800C H'1FE3 800C 16
1
FIFO control register 1
SIFCTR1
R/W H'FFE3 8010 H'1FE3 8010 16
Содержание SH7763
Страница 2: ...Rev 1 00 Oct 01 2007 Page ii of lxvi ...
Страница 122: ...Section 2 Programming Model Rev 1 00 Oct 01 2007 Page 56 of 1956 REJ09B0256 0100 ...
Страница 144: ...Section 3 Instruction Set Rev 1 00 Oct 01 2007 Page 78 of 1956 REJ09B0256 0100 ...
Страница 170: ...Section 4 Pipelining Rev 1 00 Oct 01 2007 Page 104 of 1956 REJ09B0256 0100 ...
Страница 282: ...Section 7 Caches Rev 1 00 Oct 01 2007 Page 216 of 1956 REJ09B0256 0100 ...
Страница 378: ...Section 9 Interrupt Controller INTC Rev 1 00 Oct 01 2007 Page 312 of 1956 REJ09B0256 0100 ...
Страница 514: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Oct 01 2007 Page 448 of 1956 REJ09B0256 0100 ...
Страница 630: ...Section 13 PCI Controller PCIC Rev 1 00 Oct 01 2007 Page 564 of 1956 REJ09B0256 0100 ...
Страница 686: ...Section 14 Direct Memory Access Controller DMAC Rev 1 00 Oct 01 2007 Page 620 of 1956 REJ09B0256 0100 ...
Страница 710: ...Section 16 Clock Pulse Generator CPG Rev 1 00 Oct 01 2007 Page 644 of 1956 REJ09B0256 0100 ...
Страница 732: ...Section 17 Watchdog Timer and Reset WDT Rev 1 00 Oct 01 2007 Page 666 of 1956 REJ09B0256 0100 ...
Страница 752: ...Section 18 Power Down Mode Rev 1 00 Oct 01 2007 Page 686 of 1956 REJ09B0256 0100 ...
Страница 772: ...Section 19 Timer Unit TMU Rev 1 00 Oct 01 2007 Page 706 of 1956 REJ09B0256 0100 ...
Страница 824: ...Section 21 Compare Match Timer CMT Rev 1 00 Oct 01 2007 Page 758 of 1956 REJ09B0256 0100 ...
Страница 1060: ...Section 23 Gigabit Ethernet Controller GETHER Rev 1 00 Oct 01 2007 Page 994 of 1956 REJ09B0256 0100 ...
Страница 1062: ...Section 24 IP Security Accelerator SECURITY Rev 1 00 Oct 01 2007 Page 996 of 1956 REJ09B0256 0100 ...
Страница 1124: ...Section 26 I 2 C Bus Interface IIC Rev 1 00 Oct 01 2007 Page 1058 of 1956 REJ09B0256 0100 ...
Страница 1184: ...Section 27 Serial Communication Interface with FIFO SCIF Rev 1 00 Oct 01 2007 Page 1118 of 1956 REJ09B0256 0100 ...
Страница 1350: ...Section 30 SIM Card Module SIM Rev 1 00 Oct 01 2007 Page 1284 of 1956 REJ09B0256 0100 ...
Страница 1484: ...Section 33 Audio Codec Interface HAC Rev 1 00 Oct 01 2007 Page 1418 of 1956 REJ09B0256 0100 ...
Страница 1560: ...Section 35 USB Host Controller USBH Rev 1 00 Oct 01 2007 Page 1494 of 1956 REJ09B0256 0100 ...
Страница 1720: ...Section 37 LCD Controller LCDC Rev 1 00 Oct 01 2007 Page 1654 of 1956 REJ09B0256 0100 ...
Страница 2025: ......
Страница 2026: ...SH7763 Hardware Manual ...