Section 11 Local Bus State Controller (LBSC)
Rev. 1.00 Oct. 01, 2007 Page 363 of 1956
REJ09B0256-0100
For details, see section 12, DDR-SDRAM Interface (DDRIF).
(5)
Area 4
For area 4, physical address bits A28 to A26 are 100.
The interfaces that can be set for this area are the SRAM, MPX, burst ROM, byte control SRAM,
DDR-SDRAM and PCI interfaces.
A bus width of 8, 16, or 32 bits is selectable with bits SZ [1:0] in CS4BCR. When the MPX
interface is used, a bus width of 32 bits should be selected through bits SZ[1:0] in CS4BCR. When
the byte control SRAM interface is used, select a bus width of 16 or 32 bits. For details, see
section 11.3.2, Memory Bus Width.
When area 4 is accessed, the
CS4
signal is asserted (except for DDR-SDRAM and PCI areas). In
the case where the SRAM interface is set, the
RD
signal, which can be used as
OE
, and write
control signals
WE0
to
WE3
are asserted.
As regards the number of bus cycles, 0 to 25 wait cycles inserted by CS4WCR can be selected.
Any number of wait cycles can be inserted in each bus cycle through the external wait pin (
RDY
).
(When the insert number is 0, the
RDY
signal is ignored.)
The setup time and hold time (cycle number) of the address and
CS4
signals to the read and write
strobe signals can be set within a range of 0 to 7 cycles by CS4WCR. The
BS
hold cycles can be
set within a range of 0 to 1 when the number of read and write strobe setup wait is 1 or more.
When the DDR-SDRAM or PCI is used, see section 12, DDR-SDRAM Interface (DDRIF) or
section 13, PCI Controller (PCIC), respectively.
(6)
Area 5
For area 5, external address bits A28 to A26 are 101.
The interfaces that can be set for this area are the SRAM, MPX, burst ROM, PCMCIA, and DDR-
SDRAM interfaces.
When the SRAM or burst ROM interface is used, a bus width of 8, 16, or 32 bits is selectable with
bits SZ[1:0] in CS5BCR. When the MPX interface is used, a bus width of 32 bits should be
selected through bits SZ[1:0] in CS5BCR. When the PCMCIA interface is used, select a bus width
of 8 or 16 bits with SZ[1:0] in CS5BCR. For details, see section 11.3.2, Memory Bus Width.
While the SRAM interface is used, the
CS5
signal is asserted when area 5 is accessed. In addition,
the
RD
signal, which can be used as
OE
, and write control signals
WE0
to
WE3
are asserted.
Содержание SH7763
Страница 2: ...Rev 1 00 Oct 01 2007 Page ii of lxvi ...
Страница 122: ...Section 2 Programming Model Rev 1 00 Oct 01 2007 Page 56 of 1956 REJ09B0256 0100 ...
Страница 144: ...Section 3 Instruction Set Rev 1 00 Oct 01 2007 Page 78 of 1956 REJ09B0256 0100 ...
Страница 170: ...Section 4 Pipelining Rev 1 00 Oct 01 2007 Page 104 of 1956 REJ09B0256 0100 ...
Страница 282: ...Section 7 Caches Rev 1 00 Oct 01 2007 Page 216 of 1956 REJ09B0256 0100 ...
Страница 378: ...Section 9 Interrupt Controller INTC Rev 1 00 Oct 01 2007 Page 312 of 1956 REJ09B0256 0100 ...
Страница 514: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Oct 01 2007 Page 448 of 1956 REJ09B0256 0100 ...
Страница 630: ...Section 13 PCI Controller PCIC Rev 1 00 Oct 01 2007 Page 564 of 1956 REJ09B0256 0100 ...
Страница 686: ...Section 14 Direct Memory Access Controller DMAC Rev 1 00 Oct 01 2007 Page 620 of 1956 REJ09B0256 0100 ...
Страница 710: ...Section 16 Clock Pulse Generator CPG Rev 1 00 Oct 01 2007 Page 644 of 1956 REJ09B0256 0100 ...
Страница 732: ...Section 17 Watchdog Timer and Reset WDT Rev 1 00 Oct 01 2007 Page 666 of 1956 REJ09B0256 0100 ...
Страница 752: ...Section 18 Power Down Mode Rev 1 00 Oct 01 2007 Page 686 of 1956 REJ09B0256 0100 ...
Страница 772: ...Section 19 Timer Unit TMU Rev 1 00 Oct 01 2007 Page 706 of 1956 REJ09B0256 0100 ...
Страница 824: ...Section 21 Compare Match Timer CMT Rev 1 00 Oct 01 2007 Page 758 of 1956 REJ09B0256 0100 ...
Страница 1060: ...Section 23 Gigabit Ethernet Controller GETHER Rev 1 00 Oct 01 2007 Page 994 of 1956 REJ09B0256 0100 ...
Страница 1062: ...Section 24 IP Security Accelerator SECURITY Rev 1 00 Oct 01 2007 Page 996 of 1956 REJ09B0256 0100 ...
Страница 1124: ...Section 26 I 2 C Bus Interface IIC Rev 1 00 Oct 01 2007 Page 1058 of 1956 REJ09B0256 0100 ...
Страница 1184: ...Section 27 Serial Communication Interface with FIFO SCIF Rev 1 00 Oct 01 2007 Page 1118 of 1956 REJ09B0256 0100 ...
Страница 1350: ...Section 30 SIM Card Module SIM Rev 1 00 Oct 01 2007 Page 1284 of 1956 REJ09B0256 0100 ...
Страница 1484: ...Section 33 Audio Codec Interface HAC Rev 1 00 Oct 01 2007 Page 1418 of 1956 REJ09B0256 0100 ...
Страница 1560: ...Section 35 USB Host Controller USBH Rev 1 00 Oct 01 2007 Page 1494 of 1956 REJ09B0256 0100 ...
Страница 1720: ...Section 37 LCD Controller LCDC Rev 1 00 Oct 01 2007 Page 1654 of 1956 REJ09B0256 0100 ...
Страница 2025: ......
Страница 2026: ...SH7763 Hardware Manual ...