Section 11 Local Bus State Controller (LBSC)
Rev. 1.00 Oct. 01, 2007 Page 326 of 1956
REJ09B0256-0100
Area
External
addresses Size
Connectable
Memory
Specifiable
Bus Width
Access Size
*
7
SRAM
8, 16, 32
*
2
Burst ROM
8, 16, 32
*
2
MPX 32
*
2
2
H'0800 0000 to
H'0BFF FFFF
64 Mbytes
(DDR-SDRAM
*
4
) 32
8/16/32 bits
and 32 bytes
3
*
3
H'0C00
0000
to
H'0FFF FFFF
64 Mbytes
(DDR-SDRAM)
32
8/16/32 bits
and 32 bytes
SRAM
8, 16, 32
*
2
Burst ROM
8, 16, 32
*
2
MPX 32
*
2
Byte control SRAM
16, 32
*
2
(DDR-SDRAM
*
4
) 32
4
H'1000 0000 to
H'13FF FFFF
64 Mbytes
(PCI
*
4
) 32
8/16/32 bits
and 32 bytes
SRAM
8, 16, 32
*
2
Burst ROM
8, 16, 32
*
2
MPX 32
*
2
PCMCIA 8,
16
*
2
*
5
5
H'1400 0000 to
H'17FF FFFF
64 Mbytes
(DDR-SDRAM
*
4
) 32
8/16/32 bits
and 32 bytes
SRAM
8, 16, 32
*
2
Burst ROM
8, 16, 32
*
2
MPX 32
*
2
6
H'1800 0000 to
H'1BFF FFFF
64 Mbytes
PCMCIA 8,
16
*
2
*
5
8/16/32 bits
and 32 bytes
7
*
6
H'1C00
0000
to
H'1FFF FFFF
64 Mbytes
—
Notes: 1. The memory bus width is specified by external pins.
2. The memory bus width is specified by the register.
3. Area 3 is used specifically for the DDR-SDRAM. For details, see section 12, DDR-
SDRAM Interface (DDRIF).
4. These areas can be used for the DDR-SDRAM or PCI by setting MMSELR. For details,
see section 12, DDR-SDRAM Interface (DDRIF) or see section 13, PCI Controller
(PCIC).
5. With the PCMCIA interface, the bus width is either 8 bits or 16 bits.
6. If a reserved area is accessed, operation cannot be guaranteed.
7. If 8 or 16 bytes access transfer by another LSI internal bus master module is being
executed, the LBSC is executing two or four times 32-bit access individually.
Содержание SH7763
Страница 2: ...Rev 1 00 Oct 01 2007 Page ii of lxvi ...
Страница 122: ...Section 2 Programming Model Rev 1 00 Oct 01 2007 Page 56 of 1956 REJ09B0256 0100 ...
Страница 144: ...Section 3 Instruction Set Rev 1 00 Oct 01 2007 Page 78 of 1956 REJ09B0256 0100 ...
Страница 170: ...Section 4 Pipelining Rev 1 00 Oct 01 2007 Page 104 of 1956 REJ09B0256 0100 ...
Страница 282: ...Section 7 Caches Rev 1 00 Oct 01 2007 Page 216 of 1956 REJ09B0256 0100 ...
Страница 378: ...Section 9 Interrupt Controller INTC Rev 1 00 Oct 01 2007 Page 312 of 1956 REJ09B0256 0100 ...
Страница 514: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Oct 01 2007 Page 448 of 1956 REJ09B0256 0100 ...
Страница 630: ...Section 13 PCI Controller PCIC Rev 1 00 Oct 01 2007 Page 564 of 1956 REJ09B0256 0100 ...
Страница 686: ...Section 14 Direct Memory Access Controller DMAC Rev 1 00 Oct 01 2007 Page 620 of 1956 REJ09B0256 0100 ...
Страница 710: ...Section 16 Clock Pulse Generator CPG Rev 1 00 Oct 01 2007 Page 644 of 1956 REJ09B0256 0100 ...
Страница 732: ...Section 17 Watchdog Timer and Reset WDT Rev 1 00 Oct 01 2007 Page 666 of 1956 REJ09B0256 0100 ...
Страница 752: ...Section 18 Power Down Mode Rev 1 00 Oct 01 2007 Page 686 of 1956 REJ09B0256 0100 ...
Страница 772: ...Section 19 Timer Unit TMU Rev 1 00 Oct 01 2007 Page 706 of 1956 REJ09B0256 0100 ...
Страница 824: ...Section 21 Compare Match Timer CMT Rev 1 00 Oct 01 2007 Page 758 of 1956 REJ09B0256 0100 ...
Страница 1060: ...Section 23 Gigabit Ethernet Controller GETHER Rev 1 00 Oct 01 2007 Page 994 of 1956 REJ09B0256 0100 ...
Страница 1062: ...Section 24 IP Security Accelerator SECURITY Rev 1 00 Oct 01 2007 Page 996 of 1956 REJ09B0256 0100 ...
Страница 1124: ...Section 26 I 2 C Bus Interface IIC Rev 1 00 Oct 01 2007 Page 1058 of 1956 REJ09B0256 0100 ...
Страница 1184: ...Section 27 Serial Communication Interface with FIFO SCIF Rev 1 00 Oct 01 2007 Page 1118 of 1956 REJ09B0256 0100 ...
Страница 1350: ...Section 30 SIM Card Module SIM Rev 1 00 Oct 01 2007 Page 1284 of 1956 REJ09B0256 0100 ...
Страница 1484: ...Section 33 Audio Codec Interface HAC Rev 1 00 Oct 01 2007 Page 1418 of 1956 REJ09B0256 0100 ...
Страница 1560: ...Section 35 USB Host Controller USBH Rev 1 00 Oct 01 2007 Page 1494 of 1956 REJ09B0256 0100 ...
Страница 1720: ...Section 37 LCD Controller LCDC Rev 1 00 Oct 01 2007 Page 1654 of 1956 REJ09B0256 0100 ...
Страница 2025: ......
Страница 2026: ...SH7763 Hardware Manual ...