Section 9 Interrupt Controller (INTC)
Rev. 1.00 Oct. 01, 2007 Page 270 of 1956
REJ09B0256-0100
Bit Bit
Name
Initial
Value R/W
Function
Description
31 to 26 —
All 0
R
This bit is always read as 0.
The write value should
always be 0.
25
SCIF2
0
R
Indicates SCIF2 interrupt
source
24
USBF
0
R
Indicates USBF interrupt
source
23, 22
—
All 0
R
These bits are always read
as 0. The write value should
always be 0.
21
STIF1
0
R
Indicates STIF1 interrupt
source
20
STIF0
0
R
Indicates STIF0 interrupt
source
19, 18
—
All 0
R
Undefined values are read
from these bits. The write
value should always be 0
17
USBH
0
R
Indicates USBH interrupt
source
16
GETHER
0
R
Indicates GETHER interrupt
source
15
PCC
0
R
Indicates PCC interrupt
source
14
—
0
R
This bit is always read as 0.
The write value should
always be 0.
13
—
0
R
Undefined value is read
from this bit.
The write value should
always be 0.
12
ADC
0
R
Indicates ADC interrupt
source
11
TPU
0
R
Indicates TPU interrupt
source
10
SIM
0
R
Indicates SIM interrupt
source
Indicates interrupt
sources for each
peripheral module
(INT2A01 is not affected
by the state of the
interrupt mask register).
0: No interrupts
1: Interrupts are
generated
Note: Reading the
INTEVT code
notified to the CPU
directly can identify
interrupt sources.
In this case,
reading INT2A01 is
not necessary.
Содержание SH7763
Страница 2: ...Rev 1 00 Oct 01 2007 Page ii of lxvi ...
Страница 122: ...Section 2 Programming Model Rev 1 00 Oct 01 2007 Page 56 of 1956 REJ09B0256 0100 ...
Страница 144: ...Section 3 Instruction Set Rev 1 00 Oct 01 2007 Page 78 of 1956 REJ09B0256 0100 ...
Страница 170: ...Section 4 Pipelining Rev 1 00 Oct 01 2007 Page 104 of 1956 REJ09B0256 0100 ...
Страница 282: ...Section 7 Caches Rev 1 00 Oct 01 2007 Page 216 of 1956 REJ09B0256 0100 ...
Страница 378: ...Section 9 Interrupt Controller INTC Rev 1 00 Oct 01 2007 Page 312 of 1956 REJ09B0256 0100 ...
Страница 514: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Oct 01 2007 Page 448 of 1956 REJ09B0256 0100 ...
Страница 630: ...Section 13 PCI Controller PCIC Rev 1 00 Oct 01 2007 Page 564 of 1956 REJ09B0256 0100 ...
Страница 686: ...Section 14 Direct Memory Access Controller DMAC Rev 1 00 Oct 01 2007 Page 620 of 1956 REJ09B0256 0100 ...
Страница 710: ...Section 16 Clock Pulse Generator CPG Rev 1 00 Oct 01 2007 Page 644 of 1956 REJ09B0256 0100 ...
Страница 732: ...Section 17 Watchdog Timer and Reset WDT Rev 1 00 Oct 01 2007 Page 666 of 1956 REJ09B0256 0100 ...
Страница 752: ...Section 18 Power Down Mode Rev 1 00 Oct 01 2007 Page 686 of 1956 REJ09B0256 0100 ...
Страница 772: ...Section 19 Timer Unit TMU Rev 1 00 Oct 01 2007 Page 706 of 1956 REJ09B0256 0100 ...
Страница 824: ...Section 21 Compare Match Timer CMT Rev 1 00 Oct 01 2007 Page 758 of 1956 REJ09B0256 0100 ...
Страница 1060: ...Section 23 Gigabit Ethernet Controller GETHER Rev 1 00 Oct 01 2007 Page 994 of 1956 REJ09B0256 0100 ...
Страница 1062: ...Section 24 IP Security Accelerator SECURITY Rev 1 00 Oct 01 2007 Page 996 of 1956 REJ09B0256 0100 ...
Страница 1124: ...Section 26 I 2 C Bus Interface IIC Rev 1 00 Oct 01 2007 Page 1058 of 1956 REJ09B0256 0100 ...
Страница 1184: ...Section 27 Serial Communication Interface with FIFO SCIF Rev 1 00 Oct 01 2007 Page 1118 of 1956 REJ09B0256 0100 ...
Страница 1350: ...Section 30 SIM Card Module SIM Rev 1 00 Oct 01 2007 Page 1284 of 1956 REJ09B0256 0100 ...
Страница 1484: ...Section 33 Audio Codec Interface HAC Rev 1 00 Oct 01 2007 Page 1418 of 1956 REJ09B0256 0100 ...
Страница 1560: ...Section 35 USB Host Controller USBH Rev 1 00 Oct 01 2007 Page 1494 of 1956 REJ09B0256 0100 ...
Страница 1720: ...Section 37 LCD Controller LCDC Rev 1 00 Oct 01 2007 Page 1654 of 1956 REJ09B0256 0100 ...
Страница 2025: ......
Страница 2026: ...SH7763 Hardware Manual ...