Section 13 PCI Controller (PCIC)
Rev. 1.00 Oct. 01, 2007 Page 463 of 1956
REJ09B0256-0100
Bit
Bit Name
Initial
Value R/W
Description
6 PER 0
SH:
R/W
PCI: R/W
Parity Error
Controls the device's response when the PCIC detects
a parity error or receives a parity error. When this bit is
set to 1, the
PERR
signal is asserted.
0: No response parity error
1: Response parity error
5 VGAPS
0
SH:
R
PCI: R
VGA Palette Snoop Control
0: VGA compatible device
1: Palette register write is not supported (not
supported)
4 MWIE
0
SH:
R
PCI: R
PCI Memory Write and Invalidate Control
Controls issuance of a memory write and invalidate
command in a master access.
0: Memory write is used
1: Memory write and invalidate command is executable
(not supported)
3 SC 0
SH:
R
PCI: R
PCI Special Cycles
Indicates whether or not to support the special cycle
operations in a target access.
0: Special cycles ignored
1: Special cycles monitored (not supported)
2 BM 0
SH:
R/W
PCI: R/W
PCI Bus Master Control
Controls a bus master.
0: Bus master function disabled
1: Bus master function enabled
1 MS 0
SH:
R/W
PCI: R/W
PCI Memory Space Control
Controls accesses to memory space of this LSI. When
this bit is cleared to 0, a memory transfer to the PCIC is
terminated with a master abort.
0: Does not respond to memory space accesses
1: Respond to memory space accesses
0 IOS 0
SH:
R/W
PCI: R/W
PCI I/O Space
Controls accesses to I/O space of this LSI. When this
bit is cleared to 0, a I/O transfer to the PCIC is
terminated with a master abort.
0: Does not respond to I/O space accesses
1: Respond to I/O space accesses
Содержание SH7763
Страница 2: ...Rev 1 00 Oct 01 2007 Page ii of lxvi ...
Страница 122: ...Section 2 Programming Model Rev 1 00 Oct 01 2007 Page 56 of 1956 REJ09B0256 0100 ...
Страница 144: ...Section 3 Instruction Set Rev 1 00 Oct 01 2007 Page 78 of 1956 REJ09B0256 0100 ...
Страница 170: ...Section 4 Pipelining Rev 1 00 Oct 01 2007 Page 104 of 1956 REJ09B0256 0100 ...
Страница 282: ...Section 7 Caches Rev 1 00 Oct 01 2007 Page 216 of 1956 REJ09B0256 0100 ...
Страница 378: ...Section 9 Interrupt Controller INTC Rev 1 00 Oct 01 2007 Page 312 of 1956 REJ09B0256 0100 ...
Страница 514: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Oct 01 2007 Page 448 of 1956 REJ09B0256 0100 ...
Страница 630: ...Section 13 PCI Controller PCIC Rev 1 00 Oct 01 2007 Page 564 of 1956 REJ09B0256 0100 ...
Страница 686: ...Section 14 Direct Memory Access Controller DMAC Rev 1 00 Oct 01 2007 Page 620 of 1956 REJ09B0256 0100 ...
Страница 710: ...Section 16 Clock Pulse Generator CPG Rev 1 00 Oct 01 2007 Page 644 of 1956 REJ09B0256 0100 ...
Страница 732: ...Section 17 Watchdog Timer and Reset WDT Rev 1 00 Oct 01 2007 Page 666 of 1956 REJ09B0256 0100 ...
Страница 752: ...Section 18 Power Down Mode Rev 1 00 Oct 01 2007 Page 686 of 1956 REJ09B0256 0100 ...
Страница 772: ...Section 19 Timer Unit TMU Rev 1 00 Oct 01 2007 Page 706 of 1956 REJ09B0256 0100 ...
Страница 824: ...Section 21 Compare Match Timer CMT Rev 1 00 Oct 01 2007 Page 758 of 1956 REJ09B0256 0100 ...
Страница 1060: ...Section 23 Gigabit Ethernet Controller GETHER Rev 1 00 Oct 01 2007 Page 994 of 1956 REJ09B0256 0100 ...
Страница 1062: ...Section 24 IP Security Accelerator SECURITY Rev 1 00 Oct 01 2007 Page 996 of 1956 REJ09B0256 0100 ...
Страница 1124: ...Section 26 I 2 C Bus Interface IIC Rev 1 00 Oct 01 2007 Page 1058 of 1956 REJ09B0256 0100 ...
Страница 1184: ...Section 27 Serial Communication Interface with FIFO SCIF Rev 1 00 Oct 01 2007 Page 1118 of 1956 REJ09B0256 0100 ...
Страница 1350: ...Section 30 SIM Card Module SIM Rev 1 00 Oct 01 2007 Page 1284 of 1956 REJ09B0256 0100 ...
Страница 1484: ...Section 33 Audio Codec Interface HAC Rev 1 00 Oct 01 2007 Page 1418 of 1956 REJ09B0256 0100 ...
Страница 1560: ...Section 35 USB Host Controller USBH Rev 1 00 Oct 01 2007 Page 1494 of 1956 REJ09B0256 0100 ...
Страница 1720: ...Section 37 LCD Controller LCDC Rev 1 00 Oct 01 2007 Page 1654 of 1956 REJ09B0256 0100 ...
Страница 2025: ......
Страница 2026: ...SH7763 Hardware Manual ...