Section 9 Interrupt Controller (INTC)
Rev. 1.00 Oct. 01, 2007 Page 240 of 1956
REJ09B0256-0100
Source
Number of
Sources
(Max.)
Priority INTEVT
Remarks
GPIO 4
H'F80 CH0
H'FA0
CH1
On-chip
module
interrupts
*
2
Setting value of INT2PRI0
to INT2PRI13
H'FC0 CH2
H'FE0
CH3
Notes: 1. Since the IRL interrupt request by IRL[3:0] (IRQ3/IRL3 to IRQ0/IRL0 pins) and IRL
interrupt request by IRL[7:4] (IRQ7/IRL7 to IRQ4/IRL4 pins) have the same INTEVT
codes, it is impossible to distinguish the former from the latter. Note that there is no
flags in this LSI for distinguishing between them.
2. ITI:
Interval timer interrupt
TUNI0 to TUNI5:
TMU channel 0 to 5 under flow interrupt
TICPI2:
TMU channel 2 input capture interrupt
DMINT0 to DMINT11: DMAC channel 0 to 5 transfer end interrupt
DMAE:
DMAC address error interrupt (channel 0 to 5)
ERI0, ERI1:
SCIF channel 0, 1 receive error interrupt
RXI0, RXI1:
SCIF channel 0, 1 receive data full interrupt
BRI0, BRI1:
SCIF channel 0, 1 break interrupt
TXI0, TXI1:
SCIF channel 0, 1 transmission data empty interrupt
3. The SECURITY is not incorporated in the R5S77631. Therefore, the INTEVT code is
reserved in the R5S77631.
9.2 Input/Output
Pins
Table 9.2 shows the pin configuration.
Table 9.2
INTC Pin Configuration
Pin Name
Function
I/O
Description
NMI Nonmaskable
interrupt
input pin
Input
Nonmaskable interrupt request
signal input
IRQ3/
IRL3
to
IRQ0/
IRL0
External interrupt input pin Input
Interrupt request signal input
IRL [3:0] 4-bit level-encoded
interrupt input when ICR0.IRLM0 = 0
IRQ3 to IRQ0 individual interrupt
input when ICR0.IRLM0 = 1
Содержание SH7763
Страница 2: ...Rev 1 00 Oct 01 2007 Page ii of lxvi ...
Страница 122: ...Section 2 Programming Model Rev 1 00 Oct 01 2007 Page 56 of 1956 REJ09B0256 0100 ...
Страница 144: ...Section 3 Instruction Set Rev 1 00 Oct 01 2007 Page 78 of 1956 REJ09B0256 0100 ...
Страница 170: ...Section 4 Pipelining Rev 1 00 Oct 01 2007 Page 104 of 1956 REJ09B0256 0100 ...
Страница 282: ...Section 7 Caches Rev 1 00 Oct 01 2007 Page 216 of 1956 REJ09B0256 0100 ...
Страница 378: ...Section 9 Interrupt Controller INTC Rev 1 00 Oct 01 2007 Page 312 of 1956 REJ09B0256 0100 ...
Страница 514: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Oct 01 2007 Page 448 of 1956 REJ09B0256 0100 ...
Страница 630: ...Section 13 PCI Controller PCIC Rev 1 00 Oct 01 2007 Page 564 of 1956 REJ09B0256 0100 ...
Страница 686: ...Section 14 Direct Memory Access Controller DMAC Rev 1 00 Oct 01 2007 Page 620 of 1956 REJ09B0256 0100 ...
Страница 710: ...Section 16 Clock Pulse Generator CPG Rev 1 00 Oct 01 2007 Page 644 of 1956 REJ09B0256 0100 ...
Страница 732: ...Section 17 Watchdog Timer and Reset WDT Rev 1 00 Oct 01 2007 Page 666 of 1956 REJ09B0256 0100 ...
Страница 752: ...Section 18 Power Down Mode Rev 1 00 Oct 01 2007 Page 686 of 1956 REJ09B0256 0100 ...
Страница 772: ...Section 19 Timer Unit TMU Rev 1 00 Oct 01 2007 Page 706 of 1956 REJ09B0256 0100 ...
Страница 824: ...Section 21 Compare Match Timer CMT Rev 1 00 Oct 01 2007 Page 758 of 1956 REJ09B0256 0100 ...
Страница 1060: ...Section 23 Gigabit Ethernet Controller GETHER Rev 1 00 Oct 01 2007 Page 994 of 1956 REJ09B0256 0100 ...
Страница 1062: ...Section 24 IP Security Accelerator SECURITY Rev 1 00 Oct 01 2007 Page 996 of 1956 REJ09B0256 0100 ...
Страница 1124: ...Section 26 I 2 C Bus Interface IIC Rev 1 00 Oct 01 2007 Page 1058 of 1956 REJ09B0256 0100 ...
Страница 1184: ...Section 27 Serial Communication Interface with FIFO SCIF Rev 1 00 Oct 01 2007 Page 1118 of 1956 REJ09B0256 0100 ...
Страница 1350: ...Section 30 SIM Card Module SIM Rev 1 00 Oct 01 2007 Page 1284 of 1956 REJ09B0256 0100 ...
Страница 1484: ...Section 33 Audio Codec Interface HAC Rev 1 00 Oct 01 2007 Page 1418 of 1956 REJ09B0256 0100 ...
Страница 1560: ...Section 35 USB Host Controller USBH Rev 1 00 Oct 01 2007 Page 1494 of 1956 REJ09B0256 0100 ...
Страница 1720: ...Section 37 LCD Controller LCDC Rev 1 00 Oct 01 2007 Page 1654 of 1956 REJ09B0256 0100 ...
Страница 2025: ......
Страница 2026: ...SH7763 Hardware Manual ...