Rev. 1.00 Oct. 01, 2007 Page xi of lxvi
6.5.4
Data TLB Multiple Hit Exception ........................................................................ 169
6.5.5
Data TLB Miss Exception .................................................................................... 169
6.5.6
Data TLB Protection Violation Exception............................................................ 170
6.5.7
Initial Page Write Exception ................................................................................. 171
6.6
Memory-Mapped TLB Configuration................................................................................ 172
6.6.1
ITLB Address Array ............................................................................................. 173
6.6.2
ITLB Data Array................................................................................................... 174
6.6.3
UTLB Address Array............................................................................................ 175
6.6.4
UTLB Data Array ................................................................................................. 176
6.7
32-Bit Address Extended Mode ......................................................................................... 177
6.7.1
Overview of 32-Bit Address Extended Mode ....................................................... 178
6.7.2
Transition to 32-Bit Address Extended Mode ...................................................... 178
6.7.3
Privileged Space Mapping Buffer (PMB) Configuration ..................................... 179
6.7.4
PMB Function....................................................................................................... 181
6.7.5
Memory-Mapped PMB Configuration.................................................................. 182
6.7.6
Notes on Using 32-Bit Address Extended Mode .................................................. 184
6.8
Usage Notes ....................................................................................................................... 186
Section 7 Caches ................................................................................................187
7.1
Features.............................................................................................................................. 187
7.2
Register Descriptions ......................................................................................................... 190
7.2.1
Cache Control Register (CCR) ............................................................................. 191
7.2.2
Queue Address Control Register 0 (QACR0) ....................................................... 193
7.2.3
Queue Address Control Register 1 (QACR1) ....................................................... 194
7.2.4
On-Chip Memory Control Register (RAMCR) .................................................... 195
7.3
Operand Cache Operation.................................................................................................. 197
7.3.1
Read Operation ..................................................................................................... 197
7.3.2
Prefetch Operation ................................................................................................ 198
7.3.3
Write Operation .................................................................................................... 199
7.3.4
Write-Back Buffer ................................................................................................ 201
7.3.5
Write-Through Buffer........................................................................................... 201
7.3.6
OC Two-Way Mode ............................................................................................. 201
7.4
Instruction Cache Operation .............................................................................................. 202
7.4.1
Read Operation ..................................................................................................... 202
7.4.2
Prefetch Operation ................................................................................................ 203
7.4.3
IC Two-Way Mode............................................................................................... 203
7.5
Cache Operation Instruction .............................................................................................. 204
7.5.1
Coherency between Cache and External Memory ................................................ 204
7.5.2
Prefetch Operation ................................................................................................ 205
7.6
Memory-Mapped Cache Configuration ............................................................................. 206
Содержание SH7763
Страница 2: ...Rev 1 00 Oct 01 2007 Page ii of lxvi ...
Страница 122: ...Section 2 Programming Model Rev 1 00 Oct 01 2007 Page 56 of 1956 REJ09B0256 0100 ...
Страница 144: ...Section 3 Instruction Set Rev 1 00 Oct 01 2007 Page 78 of 1956 REJ09B0256 0100 ...
Страница 170: ...Section 4 Pipelining Rev 1 00 Oct 01 2007 Page 104 of 1956 REJ09B0256 0100 ...
Страница 282: ...Section 7 Caches Rev 1 00 Oct 01 2007 Page 216 of 1956 REJ09B0256 0100 ...
Страница 378: ...Section 9 Interrupt Controller INTC Rev 1 00 Oct 01 2007 Page 312 of 1956 REJ09B0256 0100 ...
Страница 514: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Oct 01 2007 Page 448 of 1956 REJ09B0256 0100 ...
Страница 630: ...Section 13 PCI Controller PCIC Rev 1 00 Oct 01 2007 Page 564 of 1956 REJ09B0256 0100 ...
Страница 686: ...Section 14 Direct Memory Access Controller DMAC Rev 1 00 Oct 01 2007 Page 620 of 1956 REJ09B0256 0100 ...
Страница 710: ...Section 16 Clock Pulse Generator CPG Rev 1 00 Oct 01 2007 Page 644 of 1956 REJ09B0256 0100 ...
Страница 732: ...Section 17 Watchdog Timer and Reset WDT Rev 1 00 Oct 01 2007 Page 666 of 1956 REJ09B0256 0100 ...
Страница 752: ...Section 18 Power Down Mode Rev 1 00 Oct 01 2007 Page 686 of 1956 REJ09B0256 0100 ...
Страница 772: ...Section 19 Timer Unit TMU Rev 1 00 Oct 01 2007 Page 706 of 1956 REJ09B0256 0100 ...
Страница 824: ...Section 21 Compare Match Timer CMT Rev 1 00 Oct 01 2007 Page 758 of 1956 REJ09B0256 0100 ...
Страница 1060: ...Section 23 Gigabit Ethernet Controller GETHER Rev 1 00 Oct 01 2007 Page 994 of 1956 REJ09B0256 0100 ...
Страница 1062: ...Section 24 IP Security Accelerator SECURITY Rev 1 00 Oct 01 2007 Page 996 of 1956 REJ09B0256 0100 ...
Страница 1124: ...Section 26 I 2 C Bus Interface IIC Rev 1 00 Oct 01 2007 Page 1058 of 1956 REJ09B0256 0100 ...
Страница 1184: ...Section 27 Serial Communication Interface with FIFO SCIF Rev 1 00 Oct 01 2007 Page 1118 of 1956 REJ09B0256 0100 ...
Страница 1350: ...Section 30 SIM Card Module SIM Rev 1 00 Oct 01 2007 Page 1284 of 1956 REJ09B0256 0100 ...
Страница 1484: ...Section 33 Audio Codec Interface HAC Rev 1 00 Oct 01 2007 Page 1418 of 1956 REJ09B0256 0100 ...
Страница 1560: ...Section 35 USB Host Controller USBH Rev 1 00 Oct 01 2007 Page 1494 of 1956 REJ09B0256 0100 ...
Страница 1720: ...Section 37 LCD Controller LCDC Rev 1 00 Oct 01 2007 Page 1654 of 1956 REJ09B0256 0100 ...
Страница 2025: ......
Страница 2026: ...SH7763 Hardware Manual ...