RX610 Group
11. Buses
R01UH0032EJ0120 Rev.1.20
Page 273 of 1006
Feb 20, 2013
11.3.5
CSi Wait Control Register 2 (CSiWCNT2) (i = 0 to 7)
Addresses: 0008 3008h to 0008 3078h
—
—
—
—
—
—
—
—
—
—
—
b20
b31
b24
b23
b19
b18
b17
b16
b30
b29
b28
b27
b26
b25
b22
b21
b4
b15
b8
b7
b3
b2
b1
b0
b14
b13
b12
b11
b10
b9
b6
b5
Value after reset:
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Value after reset:
0
0
0
0
0
0
0
0
0
0
0
0
0
1
1
1
CSON[2:0]
WDON[2:0]
WRON[2:0]
RDON[2:0]
WDOFF[2:0]
CSWOFF[2:0]
CSROFF[2:0]
Bit
Symbol
Bit Name
Description
R/W
b2 to b0
CSROFF[2:0] Read-Access CS
Extension Cycle Select
b2
b0
0 0 0: No wait is inserted.
0 0 1: Wait with a length of 1 clock cycle is inserted.
0 1 0: Wait with a length of 2 clock cycles is inserted.
0 1 1: Wait with a length of 3 clock cycles is inserted.
1 0 0: Wait with a length of 4 clock cycles is inserted.
1 0 1: Wait with a length of 5 clock cycles is inserted.
1 1 0: Wait with a length of 6 clock cycles is inserted.
1 1 1: Wait with a length of 7 clock cycles is inserted.
R/W
b3
Reserved
This bit is always read as 0. The write value should always
be 0.
R/W
b6 to b4
CSWOFF[2:0] Write-Access CS
Extension Cycle Select
b6
b4
0 0 0: No wait is inserted.
0 0 1: Wait with a length of 1 clock cycle is inserted.
0 1 0: Wait with a length of 2 clock cycles is inserted.
0 1 1: Wait with a length of 3 clock cycles is inserted.
1 0 0: Wait with a length of 4 clock cycles is inserted.
1 0 1: Wait with a length of 5 clock cycles is inserted.
1 1 0: Wait with a length of 6 clock cycles is inserted.
1 1 1: Wait with a length of 7 clock cycles is inserted.
R/W
b7
Reserved
This bit is always read as 0. The write value should always
be 0.
R/W
b10 to b8
WDOFF[2:0]
Write Data Output
Extension Cycle Select
b10
b8
0 0 0: No wait is inserted.
0 0 1: Wait with a length of 1 clock cycle is inserted.
0 1 0: Wait with a length of 2 clock cycles is inserted.
0 1 1: Wait with a length of 3 clock cycles is inserted.
1 0 0: Wait with a length of 4 clock cycles is inserted.
1 0 1: Wait with a length of 5 clock cycles is inserted.
1 1 0: Wait with a length of 6 clock cycles is inserted.
1 1 1: Wait with a length of 7 clock cycles is inserted.
R/W
b15 to b11
Reserved
These bits are always read as 0. The write value should
always be 0.
R/W
Summary of Contents for RX600 Series
Page 1006: ...RX610 Group R01UH0032EJ0120 ...