RX610 Group
17. 8-Bit Timer (TMR)
R01UH0032EJ0120 Rev.1.20
Page 572 of 1006
Feb 20, 2013
•
TMR1.TCSR, TMR3.TCSR
Bit
Symbol
Bit Name
Description
R/W
b1, b0
OSA[1:0]
Output Select A
*
b1 b0
0 0: No change when compare match A occurs
0 1: Low is output when compare match A occurs
1 0: High is output when compare match A occurs
1 1: Output is inverted when compare match A occurs
(toggle output)
R/W
b3, b2
OSB[1:0]
Output Select B
*
b3 b2
0 0: No change when compare match B occurs
0 1: Low is output when compare match B occurs
1 0: High is output when compare match B occurs
1 1: Output is inverted when compare match B occurs
(toggle output)
R/W
b4
Reserved
These bits are always read as 1. The write value should
always be 1.
R/W
b7 to b5
Reserved
These bits are always read as an undefined value. The
write value should always be 1.
R/W
Note:
*
Timer output is disabled when the OSB[1:0] and OSA[1:0] bits are all 0. Timer output is 0 until the first compare
match occurs after a reset.
TCSR controls compare match output.
OSA[1:0] Bits (Output Select A)
These bits select a method of TMOn pin output when compare match A of TCORA and TCNT occurs.
OSB[1:0] Bits (Output Select B)
These bits select a method of TMOn pin output when compare match B of TCORB and TCNT occurs.
ADTE Bit (A/D Trigger Enable)
Selects enabling or disabling of A/D converter start requests by compare match A.
This bit is reserved for TMR1.TCSR and TMR3.TCSR.
Summary of Contents for RX600 Series
Page 1006: ...RX610 Group R01UH0032EJ0120 ...