RX610 Group
17. 8-Bit Timer (TMR)
R01UH0032EJ0120 Rev.1.20
Page 577 of 1006
Feb 20, 2013
17.4.3
Timing of Timer Output at Compare Match
When a compare match signal is generated, the timer output changes as specified by the TCSR.OSA[1:0] and OSB[1:0]
bits.
Figure 17.8 shows the timing when the timer output is toggled by the compare match A signal.
Compare match A signal
Timer output pin
PCLK
Figure 17.8 Timing of Timer Output at Compare Match A
17.4.4
Timing of Counter Clear by Compare Match
TCNT is cleared when compare match A or B occurs, depending on the settings of the TCR.CCLR[1:0] bits.
Figure 17.9 shows the timing of this operation.
Compare match signal
TCNT
PCLK
N
00h
Figure 17.9 Timing of Counter Clear by Compare Match
Summary of Contents for RX600 Series
Page 1006: ...RX610 Group R01UH0032EJ0120 ...