RX610 Group
12. DMA Controller (DMAC)
R01UH0032EJ0120 Rev.1.20
Page 317 of 1006
Feb 20, 2013
12.2.10
DMA Reload Transfer Source Address Register (DMRSA)
Addresses: DMAC0.DMRSA 0008 2200h, DMAC1.DMRSA 0008 2210h
DMAC2.DMRSA 0008 2220h, DMAC3.DMRSA 0008 2230h
b4
b15
b8
b7
b3
b2
b1
b0
b14
b13
b12
b11
b10
b9
b6
b5
Value after reset:
x
x
x
x
x
x
x
x
x
x
x
x
x
x
x
x
Value after reset:
x
x
x
x
x
x
x
x
x
x
x
x
x
x
x
x
b20
b31
b24
b23
b19
b18
b17
b16
b30
b29
b28
b27
b26
b25
b22
b21
Note: x: Undefined
Bit
Description
Setting Range
R/W
b31 to b0
Set an address value to be reloaded to the DMCSA register of
DMACm
00000000h to FFFFFFFFh (4 Gbytes)
R/W
DMRSA is used to set an address value to be reloaded to the DMCSA register of DMACm.
Access the DMRSA register of DMACm with 32 bits.
When the SRLOD bit in DMCRA of DMACm is set to 1 (the transfer source address reload function is used), the value
of the DMRSA register of DMACm is reloaded to the DMCSA register of DMACm at the end of DMA transfer.
Write a multiple of 2 (for 16-bit data size) or a multiple of 4 (for 32-bit data size) to this register so that b31 to b0
correspond to A31 to A0.
12.2.11
DMA Reload Transfer Destination Address Register (DMRDA)
Addresses: DMAC0.DMRDA 0008 2204h, DMAC1.DMRDA 0008 2214h
DMAC2.DMRDA 0008 2224h, DMAC3.DMRDA 0008 2234h
b4
b15
b8
b7
b3
b2
b1
b0
b14
b13
b12
b11
b10
b9
b6
b5
Value after reset:
x
x
x
x
x
x
x
x
x
x
x
x
x
x
x
x
Value after reset:
x
x
x
x
x
x
x
x
x
x
x
x
x
x
x
x
b20
b31
b24
b23
b19
b18
b17
b16
b30
b29
b28
b27
b26
b25
b22
b21
Note: x: Undefined
Bit
Description
Setting Range
R/W
b31 to b0
Set an address value to be reloaded to the DMCDA register of
DMACm
00000000h to FFFFFFFFh (4 Gbytes)
R/W
DMRDA is used to set an address value to be reloaded to the DMCDA register of DMACm.
Access the DMRDA register of DMACm with 32 bits.
When the DRLOD bit in DMCRA of DMACm is set to 1 (the transfer destination address reload function is used), the
value of the DMRDA register of DMACm is reloaded to the DMCDA register of DMACm at the end of DMA transfer.
Write a multiple of 2 (for 16-bit data size) or a multiple of 4 (for 32-bit data size) to this register so that b31 to b0
correspond to A31 to A0.
Summary of Contents for RX600 Series
Page 1006: ...RX610 Group R01UH0032EJ0120 ...