RX610 Group
8. Low Power Consumption
R01UH0032EJ0120 Rev.1.20
Page 170 of 1006
Feb 20, 2013
Table 8.2 Transition and Cancellation of the Mode and the State of Operation
Transition and Cancellation
of the Mode and the State of
Operation
Sleep Mode
All-Module Clock Stop
Mode
Software Standby
Mode
Deep Software
Standby Mode
Transition method
Control re
instruction
Control re
instruction
Control re
instruction
Control re
instruction
Canceling method
Interrupt
Interrupt
*
1
External interrupt
External interrupt
*
2
State after cancellation
*
3
Program execution
state (interrupt
processing)
Program execution
state (interrupt
processing)
Program execution
state (interrupt
processing)
Program execution
state (reset
processing)
Oscillator
Operating
Operating
Stopped
Stopped
CPU
Stopped
(Retained)
Stopped
(Retained)
Stopped
(Retained)
Stopped
(Undefined)
On-chip RAM 1
(0001 0000h to
0001 FFFFh)
Operating
(Retained)
Stopped
(Retained)
Stopped
(Retained)
Stopped
(Undefined)
On-chip RAM 0
(0000 0000h to
0000 FFFFh)
Operating
(Retained)
Stopped
(Retained)
Stopped
(Retained)
Stopped
(Retained/
Undefined)
*
4
Watchdog timer
Operating
Operating
Stopped
(Retained)
Stopped
(Undefined)
8-bit timer (unit 0, unit 1)
Operating
Operating
*
5
Stopped
(Retained)
Stopped
(Undefined)
Peripheral modules
Operating
Stopped
*
6
Stopped
*
6
Stopped
(Undefined)
I/O ports
Operating
Retained
*
7
Retained
*
8
Retained
*
8
Notes: "Stopped (Retained)" means that internal register values are retained and internal operations are suspended.
"Stopped (Undefined)" means that internal register values are undefined and power is not supplied to the internal
circuit.
1.
External interrupt and some internal interrupts (8-bit timer and watchdog timer)
2.
NMI and only side A of IRQ0 to IRQ3. However, NMI and IRQ are enabled only when the corresponding bit in
DPSIER is set to 1.
3.
Cancellation by the RES# pin is excluded. When canceled by the RES# pin, this LSI enters the reset state.
4.
"Retained" or "Undefined" can be selected by the settings of the on-chip RAM Off 2, on-chip RAM Off 1, and
on-chip RAM Off 0 bits (RAMCUT2/RAMCUT1/RAMCUT0) in DPSBYC.
5.
"Run" or "stop" can be selected by the settings of the 8-bit timer 3/2 (unit 1) module stop and 8-bit timer 1/0
(unit 0) module stop bits (MSTPA5/MSTPA4) in MSTPCRA.
6.
Peripheral modules retain the state.
7.
When P53 is set as the BCLK output, the I/O port continues to operate as the BCLK output. For details, see
section 8.6, BCLK Output Control.
8.
"Retained" or "High impedance" for the address bus and bus control signals (CS0# to CS7#, RD#, WR0#,
WR1#, WR#, BC0#, and BC1#) can be selected by the setting of the output port enable bit (OPE) in SBYCR.
Summary of Contents for RX600 Series
Page 1006: ...RX610 Group R01UH0032EJ0120 ...