15.8
Operation Timing ............................................................................................................................................ 513
15.8.1
Input/Output Timing .............................................................................................................................. 513
15.8.2
Interrupt Signal Timing .......................................................................................................................... 517
15.9
Usage Notes .................................................................................................................................................... 519
15.9.1
Module Stop Function Setting................................................................................................................ 519
15.9.2
Input Clock Restrictions ......................................................................................................................... 519
15.9.3
Caution on Cycle Setting ....................................................................................................................... 520
15.9.4
Conflict between TPUm.TCNT Write and Clear Operations ................................................................. 520
15.9.5
Conflict between TPUm.TCNT Write and Increment Operations ......................................................... 520
15.9.6
Conflict between TPUm.TGRy Write and Compare Match .................................................................. 521
15.9.7
Conflict between Buffer Register Write and Compare Match ............................................................... 521
15.9.8
Conflict between TPUm.TGRy Read and Input Capture ....................................................................... 522
15.9.9
Conflict between TPUm.TGRy Write and Input Capture ...................................................................... 522
15.9.10
Conflict between Buffer Register Write and Input Capture ................................................................... 523
15.9.11
Conflict between Overflow/Underflow and Counter Clearing ............................................................... 523
15.9.12
Conflict between TPUm.TCNT Write and Overflow/Underflow .......................................................... 524
15.9.13
Multiplexing of I/O Pins ........................................................................................................................ 524
16.
Programmable Pulse Generator (PPG) .................................................................................................... 525
16.1
Overview ......................................................................................................................................................... 525
16.2
Register Descriptions ...................................................................................................................................... 529
16.2.1
PPG Trigger Select Register (PTRSLR) ................................................................................................ 530
16.2.2
Next Data Enable Registers H and L (NDERH, NDERL) ..................................................................... 531
16.2.3
Output Data Registers H and L (PODRH, PODRL) .............................................................................. 535
16.2.4
Next Data Registers H and L (NDRH, NDRL) ...................................................................................... 537
16.2.5
PPG Output Control Register (PCR) ...................................................................................................... 542
16.2.6
PPG Output Mode Register (PMR) ........................................................................................................ 544
16.3
Operation ......................................................................................................................................................... 547
16.3.1
Output Timing ........................................................................................................................................ 548
16.3.2
Sample Setup Procedure for Normal Pulse Output ................................................................................ 549
16.3.3
Example of Normal Pulse Output (Example of Five-Phase Pulse Output) ............................................ 551
16.3.4
Non-Overlapping Pulse Output .............................................................................................................. 552
16.3.5
Sample Setup Procedure for Non-Overlapping Pulse Output ................................................................ 554
16.3.6
Example of Non-Overlapping Pulse Output (Example of Four-Phase Complementary Non-Overlapping
Output) ................................................................................................................................................... 556
16.3.7
Inverted Pulse Output ............................................................................................................................. 558
16.3.8
Pulse Output Triggered by Input Capture .............................................................................................. 559
16.4
Usage Note ...................................................................................................................................................... 560
16.4.1
Module Stop Function Setting................................................................................................................ 560
Summary of Contents for RX600 Series
Page 1006: ...RX610 Group R01UH0032EJ0120 ...