11-10
MPC860 PowerQUICC UserÕs Manual
MOTOROLA
Part III. Configuration
11.4.4 Transfer Error Status Register (TESR)
The transfer error status register (TESR) has a bit for each transfer error exception source.
Set bits indicate what type of transfer error exception that occurred since bits were last
cleared. Bits are cleared by reset or by writing ones to them. Canceled speculative accesses
that do not cause an interrupt may set these bits. TESR has two identical sets of Þelds, one
for instruction transfers and one for data transfers.
Table 11-5 describes TESR Þelds.
Bit
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
Field
Ñ
Reset
0000_0000_0000_0000
R/W
R
SPR
(IMMR & 0xFFFF0000) + 0x020
Bit
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
Field
Ñ
IEXT ITMT IPB0 IPB1 IPB2 IPB3
Ñ
DEXT DTMT DPB0 DPB1 DPB2 DPB3
Reset
0000_0000_0000_0000
R/W
R
SPR
(IMMR & 0xFFFF0000) + 0x022
Figure 11-5. Transfer Error Status Register (TESR)
Table 11-5. TESR Field Descriptions
Bits
Name
Description
0Ð17
Ñ
Reserved, should be cleared.
18
IEXT
Instruction external transfer error acknowledge. Set if the cycle is terminated by an externally
generated TEA when an instruction fetch is initiated.
19
ITMT
Instruction transfer monitor timeout. Set if the cycle is terminated by a bus monitor timeout when
an instruction fetch is initiated.
20Ð23 IPB[0Ð3]
Instruction parity error on bytes 0Ð3. Each byte lane has four parity error status bits; one is set for
the byte that had a parity error when an instruction was fetched. Parity check for memory not
controlled by the memory controller is enabled by SIUMCR[PNCS], see Table 11-3.
24Ð25 Ñ
Reserved, should be cleared.
26
DEXT
Data external transfer error acknowledge. Set if the cycle is terminated by an externally generated
TEA signal when a data load or store is requested by an internal master.
27
DTMT
Data transfer monitor timeout. Set if the cycle is terminated by a bus monitor timeout when a data
load or store is requested by an internal master.
28Ð31 DPB[0Ð3]
Data parity error on bytes 0Ð3. Each byte lane has four parity error status bits; one is set for the
byte that had a parity error when an internal master requested a data load. Parity checking for
memory not controlled by the memory controller is enabled by SIUMCR[PNCS], see Table 11-3.
Summary of Contents for MPC860 PowerQUICC
Page 3: ...MPC860UM AD 07 98 REV 1 MPC860 PowerQUICC ª UserÕs Manual ...
Page 36: ...xxxvi MPC860 PowerQUICC UserÕs Manual MOTOROLA CONTENTS Paragraph Number Title Page Number ...
Page 78: ...I iv MPC860 PowerQUICC UserÕs Manual MOTOROLA Part I Overview ...
Page 88: ...1 10 MPC860 PowerQUICC UserÕs Manual MOTOROLA Part I Overview ...
Page 114: ...3 16 MPC860 PowerQUICC UserÕs Manual MOTOROLA Part I Overview ...
Page 226: ...8 32 MPC860 PowerQUICC UserÕs Manual MOTOROLA Part II PowerPC Microprocessor Module ...
Page 262: ...9 36 MPC860 PowerQUICC UserÕs Manual MOTOROLA Part II PowerPC Microprocessor Module ...
Page 274: ...III iv MPC860 PowerQUICC UserÕs Manual MOTOROLA Part III Configuration ...
Page 320: ...12 12 MPC860 PowerQUICC UserÕs Manual MOTOROLA Part III Configuration ...
Page 325: ...MOTOROLA Part IV Hardware Interface IV v Part IV Hardware Interface ...
Page 326: ...IV vi MPC860 PowerQUICC UserÕs Manual MOTOROLA Part IV Hardware Interface ...
Page 352: ...13 26 MPC860 PowerQUICC UserÕs Manual MOTOROLA Part IV Hardware Interface ...
Page 394: ...14 42 MPC860 PowerQUICC UserÕs Manual MOTOROLA Part IV Hardware Interface ...
Page 426: ...15 32 MPC860 PowerQUICC UserÕs Manual MOTOROLA Part IV Hardware Interface ...
Page 530: ...17 26 MPC860 PowerQUICC UserÕs Manual MOTOROLA Part IV Hardware Interface ...
Page 632: ...21 44 MPC860 PowerQUICC UserÕs Manual MOTOROLA Part V The Communications Processor Module ...
Page 660: ...22 28 MPC860 PowerQUICC UserÕs Manual MOTOROLA Part V The Communications Processor Module ...
Page 708: ...24 24 MPC860 PowerQUICC UserÕs Manual MOTOROLA Part V The Communications Processor Module ...
Page 748: ...27 20 MPC860 PowerQUICC UserÕs Manual MOTOROLA Part V The Communications Processor Module ...
Page 846: ...31 20 MPC860 PowerQUICC UserÕs Manual MOTOROLA Part V The Communications Processor Module ...
Page 914: ...35 12 MPC860 PowerQUICC UserÕs Manual MOTOROLA Part V The Communications Processor Module ...
Page 948: ...36 34 MPC860 PowerQUICC UserÕs Manual MOTOROLA Part V The Communications Processor Module ...
Page 998: ...37 48 MPC860 PowerQUICC UserÕs Manual MOTOROLA Part VI Debug and Test ...
Page 1016: ...A 10 MPC860 PowerQUICC UserÕs Manual MOTOROLA Appendixes ...
Page 1024: ...B 8 MPC860 PowerQUICC UserÕs Manual MOTOROLA Appendixes ...
Page 1030: ...C 6 MPC860 PowerQUICC UserÕs Manual MOTOROLA Appendixes ...
Page 1086: ...Glossary 12 MPC860 PowerQUICC UserÕs Manual MOTOROLA ...
Page 1106: ......