MOTOROLA
Chapter 19. Communications Processor
19-5
Part V. The Communications Processor Module
Table 19-3 describes the RCCR Þelds.
The PowerPC core can issue commands to control communications via the CP command
register (CPCR). The CP commands handle special cases, such as initializing or stopping a
channel, and are protocol-dependent.
Table 19-3. RCCR Field Descriptions
Bits
Name
Description
0
TIME
Timer enable. Controls whether the CPÕs internal timer sends a tick to the CP based on the value
programmed in the timer period (TIMEP).
0 Stop RISC timer table scanning.
1 Start RISC timer table scanning.
1
Ñ
Reserved. Should be cleared.
2Ð7
TIMEP
Timer period. Controls the period of the CPÕs internal timer tick. The RISC timer table are scanned
on each timer tick. The input to the timer tick generator is the system clock divided by 1,024. The
formula is: timer tick period = (TIMEP + 1)
´
1,024 system clocks. Thus, a value of 0 stored in this
Þeld creates a timer tick every 1
´
(1,024) = 1,024 system clocks; a value of 63 causes a tick every
64
´
(1,024) = 65,536 system clocks.
8
DR1M
IDMA request 1 mode. Controls the IDMA request 1 (DREQ1) sensitivity mode. See Section 20.3.7,
ÒIDMA Interface SignalsÑDREQ and SDACK.Ó
0 DREQ1 is edge-sensitive.
1 DREQ1 is level-sensitive.
9
DR0M
IDMA request 0 mode. Controls the IDMA request 0 (DREQ0) sensitivity mode. See Section 20.3.7,
ÒIDMA Interface SignalsÑDREQ and SDACK.Ó
0 DREQ0 is edge-sensitive.
1 DREQ0 is level-sensitive.
10Ð11 DRQP
IDMA emulation request priority. Controls the priority of the external request signals that relate to the
serial channels. See Section 19.3, ÒCommunicating with the Peripherals.Ó
00 IDMA requests have priority over the SCCs (default).
01 IDMA requests have priority immediately following the SCCs (option 2).
10 IDMA requests have the lowest priority (option 3).
11 Reserved.
12
EIE
External interrupt enable. ConÞgure as instructed in the download process of a Motorola-supplied
RAM microcode package.
0 DREQ0 cannot interrupt the CP.
1 DREQ0 will interrupt the CP.
13
SCD
Scheduler conÞguration. ConÞgure as instructed in the download process of a Motorola-supplied
RAM microcode package.
0 Normal operation.
1 Alternate conÞguration of the scheduler.
14Ð15 ERAM
Enable RAM microcode ConÞgure as instructed in the download process of a Motorola-supplied
microcode package. See Section 19.6.1, ÒSystem RAM and Microcode Packages.Ó
00 Disable microcode program execution in the dual-port system RAM.
01 Microcode executes from the Þrst 512 bytes and a 256-byte extension of dual-port system RAM.
10 Microcode executes from the Þrst 1 Kbyte and a 256-byte extension of dual-port system RAM.
11 Microcode executes from the Þrst 2 Kbytes and a 512-byte extension of dual-port system RAM.
Summary of Contents for MPC860 PowerQUICC
Page 3: ...MPC860UM AD 07 98 REV 1 MPC860 PowerQUICC ª UserÕs Manual ...
Page 36: ...xxxvi MPC860 PowerQUICC UserÕs Manual MOTOROLA CONTENTS Paragraph Number Title Page Number ...
Page 78: ...I iv MPC860 PowerQUICC UserÕs Manual MOTOROLA Part I Overview ...
Page 88: ...1 10 MPC860 PowerQUICC UserÕs Manual MOTOROLA Part I Overview ...
Page 114: ...3 16 MPC860 PowerQUICC UserÕs Manual MOTOROLA Part I Overview ...
Page 226: ...8 32 MPC860 PowerQUICC UserÕs Manual MOTOROLA Part II PowerPC Microprocessor Module ...
Page 262: ...9 36 MPC860 PowerQUICC UserÕs Manual MOTOROLA Part II PowerPC Microprocessor Module ...
Page 274: ...III iv MPC860 PowerQUICC UserÕs Manual MOTOROLA Part III Configuration ...
Page 320: ...12 12 MPC860 PowerQUICC UserÕs Manual MOTOROLA Part III Configuration ...
Page 325: ...MOTOROLA Part IV Hardware Interface IV v Part IV Hardware Interface ...
Page 326: ...IV vi MPC860 PowerQUICC UserÕs Manual MOTOROLA Part IV Hardware Interface ...
Page 352: ...13 26 MPC860 PowerQUICC UserÕs Manual MOTOROLA Part IV Hardware Interface ...
Page 394: ...14 42 MPC860 PowerQUICC UserÕs Manual MOTOROLA Part IV Hardware Interface ...
Page 426: ...15 32 MPC860 PowerQUICC UserÕs Manual MOTOROLA Part IV Hardware Interface ...
Page 530: ...17 26 MPC860 PowerQUICC UserÕs Manual MOTOROLA Part IV Hardware Interface ...
Page 632: ...21 44 MPC860 PowerQUICC UserÕs Manual MOTOROLA Part V The Communications Processor Module ...
Page 660: ...22 28 MPC860 PowerQUICC UserÕs Manual MOTOROLA Part V The Communications Processor Module ...
Page 708: ...24 24 MPC860 PowerQUICC UserÕs Manual MOTOROLA Part V The Communications Processor Module ...
Page 748: ...27 20 MPC860 PowerQUICC UserÕs Manual MOTOROLA Part V The Communications Processor Module ...
Page 846: ...31 20 MPC860 PowerQUICC UserÕs Manual MOTOROLA Part V The Communications Processor Module ...
Page 914: ...35 12 MPC860 PowerQUICC UserÕs Manual MOTOROLA Part V The Communications Processor Module ...
Page 948: ...36 34 MPC860 PowerQUICC UserÕs Manual MOTOROLA Part V The Communications Processor Module ...
Page 998: ...37 48 MPC860 PowerQUICC UserÕs Manual MOTOROLA Part VI Debug and Test ...
Page 1016: ...A 10 MPC860 PowerQUICC UserÕs Manual MOTOROLA Appendixes ...
Page 1024: ...B 8 MPC860 PowerQUICC UserÕs Manual MOTOROLA Appendixes ...
Page 1030: ...C 6 MPC860 PowerQUICC UserÕs Manual MOTOROLA Appendixes ...
Page 1086: ...Glossary 12 MPC860 PowerQUICC UserÕs Manual MOTOROLA ...
Page 1106: ......