14-4
MPC860 PowerQUICC UserÕs Manual
MOTOROLA
Part IV. Hardware Interface
BURST
Burst
Transfer
1
Low
O
Driven by the MPC860 along with the address when it owns the external bus.
Driven low indicates that a burst transfer is in progress. Driven high indicates that
the current transfer is not a burst.
I
Sampled by the MPC860 when an external device initiates a transaction and the
memory controller was conÞgured to handle external master accesses.
TSIZ[0Ð1]
Transfer Size
2
High
O
Driven by the MPC860 along with the address when it owns the external bus.
SpeciÞes the data transfer size for the transaction.
I
Sampled by the MPC860 when an external device initiates a transaction and the
memory controller was conÞgured to handle external master accesses.
AT[0Ð3]
Address Type
4
High
O
Driven by the MPC860 along with the address when it owns the external bus.
Indicates additional information about the address on the current transaction.
RSV
Reservation
Transfer
1
Low
O
Driven by the MPC860 along with the address when it owns the external bus.
Indicates additional information about the address on the current transaction.
PTR
Program
Trace
1
High
O
Driven by the MPC860 along with the address when it owns the external bus.
Indicates additional information about the address on the current transaction.
BDIP
Burst Data in
Progress
1
Low
O
Driven by the MPC860 when it owns the external bus as part of the burst protocol.
Asserted indicates that the second beat in front of the current one is requested by
the master. Negated before the burst transfer ends to abort the burst data phase.
Transfer Start
TS
Transfer Start
1
Low
O
Driven by the MPC860 when it owns the external bus. Indicates the start of a
transaction on the external bus.
I
Sampled by the MPC860 when an external device initiates a transaction and the
memory controller was conÞgured to handle external master accesses.
STS
Special
Transfer Start
1
Low
O
Driven by the MPC860 when it owns the external bus. Indicates the start of a
transaction on the external bus or signals the beginning of an internal transaction
in show cycle mode.
Reservation Protocol
CR
Cancel
Reservation
1
Low
I
Point-to-point signal from external snoop logic. Asserted: tells the bus master to
clear its reservation because another device touched its reserved space. This is a
pulsed signal.
KR/RETRY
Kill
Reservation/
Retry
1
Low
I
If the core initiates a bus cycle by executing a
stwcx
. to a nonlocal bus on which
the memory reservation is lost, the nonlocal bus uses this signal to back-off the
cycle. See Section 14.4.9, ÒMemory Reservation.Ó
For regular transactions, the slave device drives this signal to indicate that the
MPC860 must relinquish the bus and retry the cycle.
Table 14-1. MPC860 Signal Overview (Continued)
Signal Pins Active I/O
Description
Summary of Contents for MPC860 PowerQUICC
Page 3: ...MPC860UM AD 07 98 REV 1 MPC860 PowerQUICC ª UserÕs Manual ...
Page 36: ...xxxvi MPC860 PowerQUICC UserÕs Manual MOTOROLA CONTENTS Paragraph Number Title Page Number ...
Page 78: ...I iv MPC860 PowerQUICC UserÕs Manual MOTOROLA Part I Overview ...
Page 88: ...1 10 MPC860 PowerQUICC UserÕs Manual MOTOROLA Part I Overview ...
Page 114: ...3 16 MPC860 PowerQUICC UserÕs Manual MOTOROLA Part I Overview ...
Page 226: ...8 32 MPC860 PowerQUICC UserÕs Manual MOTOROLA Part II PowerPC Microprocessor Module ...
Page 262: ...9 36 MPC860 PowerQUICC UserÕs Manual MOTOROLA Part II PowerPC Microprocessor Module ...
Page 274: ...III iv MPC860 PowerQUICC UserÕs Manual MOTOROLA Part III Configuration ...
Page 320: ...12 12 MPC860 PowerQUICC UserÕs Manual MOTOROLA Part III Configuration ...
Page 325: ...MOTOROLA Part IV Hardware Interface IV v Part IV Hardware Interface ...
Page 326: ...IV vi MPC860 PowerQUICC UserÕs Manual MOTOROLA Part IV Hardware Interface ...
Page 352: ...13 26 MPC860 PowerQUICC UserÕs Manual MOTOROLA Part IV Hardware Interface ...
Page 394: ...14 42 MPC860 PowerQUICC UserÕs Manual MOTOROLA Part IV Hardware Interface ...
Page 426: ...15 32 MPC860 PowerQUICC UserÕs Manual MOTOROLA Part IV Hardware Interface ...
Page 530: ...17 26 MPC860 PowerQUICC UserÕs Manual MOTOROLA Part IV Hardware Interface ...
Page 632: ...21 44 MPC860 PowerQUICC UserÕs Manual MOTOROLA Part V The Communications Processor Module ...
Page 660: ...22 28 MPC860 PowerQUICC UserÕs Manual MOTOROLA Part V The Communications Processor Module ...
Page 708: ...24 24 MPC860 PowerQUICC UserÕs Manual MOTOROLA Part V The Communications Processor Module ...
Page 748: ...27 20 MPC860 PowerQUICC UserÕs Manual MOTOROLA Part V The Communications Processor Module ...
Page 846: ...31 20 MPC860 PowerQUICC UserÕs Manual MOTOROLA Part V The Communications Processor Module ...
Page 914: ...35 12 MPC860 PowerQUICC UserÕs Manual MOTOROLA Part V The Communications Processor Module ...
Page 948: ...36 34 MPC860 PowerQUICC UserÕs Manual MOTOROLA Part V The Communications Processor Module ...
Page 998: ...37 48 MPC860 PowerQUICC UserÕs Manual MOTOROLA Part VI Debug and Test ...
Page 1016: ...A 10 MPC860 PowerQUICC UserÕs Manual MOTOROLA Appendixes ...
Page 1024: ...B 8 MPC860 PowerQUICC UserÕs Manual MOTOROLA Appendixes ...
Page 1030: ...C 6 MPC860 PowerQUICC UserÕs Manual MOTOROLA Appendixes ...
Page 1086: ...Glossary 12 MPC860 PowerQUICC UserÕs Manual MOTOROLA ...
Page 1106: ......