MOTOROLA
Chapter 16. Memory Controller
16-37
Part IV. Hardware Interface
6
BST2
Byte-select timing 2. DeÞnes the state of BS during clock phase 3.
0 Asserted at the rising edge of GCLK2_50.
1 Negated at the rising edge of GCLK2_50
The Þnal value of the BS lines depends on the values of BRx[PS], the TSIZ lines, and A[30Ð31] for
the access. See Section 16.6.4.3, ÒByte-Select Signals (BxTx).Ó
7
BST3
Byte-select timing 3. DeÞnes the state of BS during clock phase 4.
0 Asserted at the falling edge of GCLK1_50.
1 Negated at the falling edge of GCLK1_50.
The Þnal value of the BS lines depends on the values of BRx[PS], the TSIZ lines, and A[30Ð31] for
the access. See Section 16.6.4.3, ÒByte-Select Signals (BxTx).Ó
8Ð9
G0L
General-purpose line 0 lower. DeÞnes the state of GPL0 during phases 1Ð3.
10 Asserted at the falling edge of GCLK2_50.
11 Negated at the falling edge of GCLK2_50.
00 Driven at the falling edge of GCLK2_50 with an address signal as deÞned in M
x
MR[G0CL
x
].
10Ð11
G0H
General-purpose line 0 higher. DeÞnes the state of GPL0 during phase 4.
10 Asserted at the falling edge of GCLK1_50.
11 Negated at the falling edge of GCLK1_50.
00 Driven at the falling edge of GCLK1_50 with an address signal as deÞned in M
x
MR[G0CL
x
].
12
G1T4
General-purpose line 1 timing 4. DeÞnes the state of GPL1 during phase 1Ð3.
0 Asserted at the falling edge of GCLK2_50.
1 Negated at the falling edge of GCLK2_50.
13
G1T3
General-purpose line 1 timing 3. DeÞnes the state of GPL1 during phase 4.
0 Asserted at the falling edge of GCLK1_50.
1Negated at the falling edge of GCLK1_50.
14
G2T4
General-purpose line 2 timing 4. DeÞnes the state of GPL2 during phase 1Ð3.
0 Asserted at the falling edge of GCLK2_50.
1 Negated at the falling edge of GCLK2_50.
15
G2T3
General-purpose line 2 timing 3. DeÞnes the state of GPL2 during phase 4.
0 Asserted at the falling edge of GCLK1_50.
1 Negated at the falling edge of GCLK1_50.
16
G3T4
General-purpose line 3 timing 4. DeÞnes the state of GPL3 during phase 1Ð3.
0 Asserted at the falling edge of GCLK2_50.
1Negated at the falling edge of GCLK2_50.
17
G3T3
General-purpose line 3 timing 3. DeÞnes the state of GPL3 during phase 4.
0 Asserted at the falling edge of GCLK1_50.
1Negated at the falling edge of GCLK1_50.
18
G4T4/
DLT3
General-purpose line 4 timing 4/delay time 3. The function is determined by M
x
MR[GPL
x
4DIS].
G4T4
If M
x
MR deÞnes UPWAITx/GPL_x4 as an output (GPL_x4), this bit functions as G4T4:
0 The value of GPL4 at the falling edge of GCLK2_50 will be 0.
1 The value of GPL4 at the falling edge of GCLK2_50 will be 1.
DLT3
If M
x
MR[GPL
x
4DIS] = 1, UPWAITx is chosen and this bit functions as DLT3.
0 The data bus should be sampled at the rising edge of GCLK2_50 for a read in this cycle.
1 The data bus should be sampled at the falling edge of GCLK2_50 for a read in this cycle.
Table 16-13. RAM Word Bit Settings (Continued)
Bit
Name
Description
Summary of Contents for MPC860 PowerQUICC
Page 3: ...MPC860UM AD 07 98 REV 1 MPC860 PowerQUICC ª UserÕs Manual ...
Page 36: ...xxxvi MPC860 PowerQUICC UserÕs Manual MOTOROLA CONTENTS Paragraph Number Title Page Number ...
Page 78: ...I iv MPC860 PowerQUICC UserÕs Manual MOTOROLA Part I Overview ...
Page 88: ...1 10 MPC860 PowerQUICC UserÕs Manual MOTOROLA Part I Overview ...
Page 114: ...3 16 MPC860 PowerQUICC UserÕs Manual MOTOROLA Part I Overview ...
Page 226: ...8 32 MPC860 PowerQUICC UserÕs Manual MOTOROLA Part II PowerPC Microprocessor Module ...
Page 262: ...9 36 MPC860 PowerQUICC UserÕs Manual MOTOROLA Part II PowerPC Microprocessor Module ...
Page 274: ...III iv MPC860 PowerQUICC UserÕs Manual MOTOROLA Part III Configuration ...
Page 320: ...12 12 MPC860 PowerQUICC UserÕs Manual MOTOROLA Part III Configuration ...
Page 325: ...MOTOROLA Part IV Hardware Interface IV v Part IV Hardware Interface ...
Page 326: ...IV vi MPC860 PowerQUICC UserÕs Manual MOTOROLA Part IV Hardware Interface ...
Page 352: ...13 26 MPC860 PowerQUICC UserÕs Manual MOTOROLA Part IV Hardware Interface ...
Page 394: ...14 42 MPC860 PowerQUICC UserÕs Manual MOTOROLA Part IV Hardware Interface ...
Page 426: ...15 32 MPC860 PowerQUICC UserÕs Manual MOTOROLA Part IV Hardware Interface ...
Page 530: ...17 26 MPC860 PowerQUICC UserÕs Manual MOTOROLA Part IV Hardware Interface ...
Page 632: ...21 44 MPC860 PowerQUICC UserÕs Manual MOTOROLA Part V The Communications Processor Module ...
Page 660: ...22 28 MPC860 PowerQUICC UserÕs Manual MOTOROLA Part V The Communications Processor Module ...
Page 708: ...24 24 MPC860 PowerQUICC UserÕs Manual MOTOROLA Part V The Communications Processor Module ...
Page 748: ...27 20 MPC860 PowerQUICC UserÕs Manual MOTOROLA Part V The Communications Processor Module ...
Page 846: ...31 20 MPC860 PowerQUICC UserÕs Manual MOTOROLA Part V The Communications Processor Module ...
Page 914: ...35 12 MPC860 PowerQUICC UserÕs Manual MOTOROLA Part V The Communications Processor Module ...
Page 948: ...36 34 MPC860 PowerQUICC UserÕs Manual MOTOROLA Part V The Communications Processor Module ...
Page 998: ...37 48 MPC860 PowerQUICC UserÕs Manual MOTOROLA Part VI Debug and Test ...
Page 1016: ...A 10 MPC860 PowerQUICC UserÕs Manual MOTOROLA Appendixes ...
Page 1024: ...B 8 MPC860 PowerQUICC UserÕs Manual MOTOROLA Appendixes ...
Page 1030: ...C 6 MPC860 PowerQUICC UserÕs Manual MOTOROLA Appendixes ...
Page 1086: ...Glossary 12 MPC860 PowerQUICC UserÕs Manual MOTOROLA ...
Page 1106: ......