523
32072H–AVR32–10/2012
AT32UC3A3
Figure 24-19. Time Slot Application Block Diagram
CODEC
First
Time Slot
CODEC
Second
Time Slot
Data in
Data Out
FSYNC
SCLK
Serial Data Clock (SCLK)
Frame sync (FSYNC)
Serial Data Out
Serial Data In
Dstart
First Time Slot
Second Time Slot
Dend
SSC
TX_CLOCK
TX_FRAME_SYNC
TX_DATA
RX_DATA
RX_FRAME_SYNC
RX_CLOCK
Summary of Contents for AT32UC3A3128
Page 61: ...61 32072H AVR32 10 2012 AT32UC3A3 PLLEN PLL Enable 0 PLL is disabled 1 PLL is enabled...
Page 592: ...592 32072H AVR32 10 2012 AT32UC3A3 Manchester Configuration Register on page 614...
Page 989: ...989 32072H AVR32 10 2012 AT32UC3A3 37 2 Package Drawings Figure 37 1 TFBGA 144 package drawing...
Page 991: ...991 32072H AVR32 10 2012 AT32UC3A3 Figure 37 3 VFBGA 100 package drawing...