577
32072H–AVR32–10/2012
AT32UC3A3
The different LINMR.NACT settings result in the same procedure as for the master node, see
.
Figure 25-36. Slave Node Configuration, LINMR.NACT is 0x0 (PUBLISH)
Figure 25-37. Slave Node Configuration, LINMR.NACT is 0x1 (SUBSCRIBE)
Figure 25-38. Slave Node Configuration, LINMR.NACT is 0x2 (IGNORE)
25.6.12
LIN Frame Handling With The Peripheral DMA Controller
The USART can be used together with the Peripheral DMA Controller in order to transfer data
without processor intervention. The Peripheral DMA Controller uses the CSR.TXRDY and
Break
Synch
Protected
Identifier
Data 1
Data N
Checksum
TXRDY
Write
THR
Read
LINID
Data 1
Data 3
Data N-1
Data N
RXRDY
LINIDRX
Data 2
LINTC
TXRDY
Read
RHR
Read
LINID
RXRDY
LINIDRX
LINTC
Break
Synch
Protected
Identifier
Data 1
Data N
Checksum
Data 1
Data N-1
Data N-1
Data N
Data N-2
TXRDY
Read
RHR
Read
LINID
RXRDY
LINIDRX
LINTC
Break
Synch
Protected
Identifier
Data 1
Data N
Checksum
Data N-1
Summary of Contents for AT32UC3A3128
Page 61: ...61 32072H AVR32 10 2012 AT32UC3A3 PLLEN PLL Enable 0 PLL is disabled 1 PLL is enabled...
Page 592: ...592 32072H AVR32 10 2012 AT32UC3A3 Manchester Configuration Register on page 614...
Page 989: ...989 32072H AVR32 10 2012 AT32UC3A3 37 2 Package Drawings Figure 37 1 TFBGA 144 package drawing...
Page 991: ...991 32072H AVR32 10 2012 AT32UC3A3 Figure 37 3 VFBGA 100 package drawing...