901
32072H–AVR32–10/2012
AT32UC3A3
• SMOD: Start Mode
• PROCDLY: Processing Delay
The processing time represents the number of clock cycles that the AES needs in order to perform one encryption/decryption
with no countermeasures activated:
The best performance is achieved with PROCDLY equal to 0.
Writing a value to this field will update the processing time.
Reading this field will give the current processing delay.
• CIPHER: Processing Mode
0: Decrypts data is enabled.
1: Encrypts data is enabled.
SMOD
Description
0
Manual mode
1
Automatic mode
2
DMA mode
• LOD = 0: The encrypted/decrypted data are available at the address specified in the
configuration of DMA Controller.
• LOD = 1: The encrypted/decrypted data are available in the ODATAnR registers.
3
Reserved
Processing Time
12
PROCDLY
1
+
(
)
×
=
Summary of Contents for AT32UC3A3128
Page 61: ...61 32072H AVR32 10 2012 AT32UC3A3 PLLEN PLL Enable 0 PLL is disabled 1 PLL is enabled...
Page 592: ...592 32072H AVR32 10 2012 AT32UC3A3 Manchester Configuration Register on page 614...
Page 989: ...989 32072H AVR32 10 2012 AT32UC3A3 37 2 Package Drawings Figure 37 1 TFBGA 144 package drawing...
Page 991: ...991 32072H AVR32 10 2012 AT32UC3A3 Figure 37 3 VFBGA 100 package drawing...