37
32072H–AVR32–10/2012
AT32UC3A3
0xFFFF0C00
PM
Power Manager - PM
0xFFFF0D00
RTC
Real Time Counter - RTC
0xFFFF0D30
WDT
Watchdog Timer - WDT
0xFFFF0D80
EIC
External Interrupt Controller - EIC
0xFFFF1000
GPIO
General Purpose Input/Output Controller - GPIO
0xFFFF1400
USART0
Universal Synchronous/Asynchronous
Receiver/Transmitter - USART0
0xFFFF1800
USART1
Universal Synchronous/Asynchronous
Receiver/Transmitter - USART1
0xFFFF1C00
USART2
Universal Synchronous/Asynchronous
Receiver/Transmitter - USART2
0xFFFF2000
USART3
Universal Synchronous/Asynchronous
Receiver/Transmitter - USART3
0xFFFF2400
SPI0
Serial Peripheral Interface - SPI0
0xFFFF2800
SPI1
Serial Peripheral Interface - SPI1
0xFFFF2C00
TWIM0
Two-wire Master Interface - TWIM0
0xFFFF3000
TWIM1
Two-wire Master Interface - TWIM1
0xFFFF3400
SSC
Synchronous Serial Controller - SSC
0xFFFF3800
TC0
Timer/Counter - TC0
0xFFFF3C00
ADC
Analog to Digital Converter - ADC
0xFFFF4000
ABDAC
Audio Bitstream DAC - ABDAC
0xFFFF4400
TC1
Timer/Counter - TC1
Table 5-2.
Peripheral Address Mapping
Summary of Contents for AT32UC3A3128
Page 61: ...61 32072H AVR32 10 2012 AT32UC3A3 PLLEN PLL Enable 0 PLL is disabled 1 PLL is enabled...
Page 592: ...592 32072H AVR32 10 2012 AT32UC3A3 Manchester Configuration Register on page 614...
Page 989: ...989 32072H AVR32 10 2012 AT32UC3A3 37 2 Package Drawings Figure 37 1 TFBGA 144 package drawing...
Page 991: ...991 32072H AVR32 10 2012 AT32UC3A3 Figure 37 3 VFBGA 100 package drawing...