85
32072H–AVR32–10/2012
AT32UC3A3
8.6.2
Value Register
Name: VAL
Access Type:
Read/Write
Offset:
0x04
Reset Value:
0x00000000
• VAL[31:0]: RTC Value
This value is incremented on every rising edge of the source clock.
31
30
29
28
27
26
25
24
VAL[31:24]
23
22
21
20
19
18
17
16
VAL[23:16]
15
14
13
12
11
10
9
8
VAL[15:8]
7
6
5
4
3
2
1
0
VAL[7:0]
Summary of Contents for AT32UC3A3128
Page 61: ...61 32072H AVR32 10 2012 AT32UC3A3 PLLEN PLL Enable 0 PLL is disabled 1 PLL is enabled...
Page 592: ...592 32072H AVR32 10 2012 AT32UC3A3 Manchester Configuration Register on page 614...
Page 989: ...989 32072H AVR32 10 2012 AT32UC3A3 37 2 Package Drawings Figure 37 1 TFBGA 144 package drawing...
Page 991: ...991 32072H AVR32 10 2012 AT32UC3A3 Figure 37 3 VFBGA 100 package drawing...