517
32072H–AVR32–10/2012
AT32UC3A3
Figure 24-10. Transmit Start Mode
Figure 24-11. Receive Pulse/Edge Start Modes
X
B0
B1
B1
B0
B0
B1
B1
B0
B0
B1
B0
B1
B0
B1
B1
B0
X
X
X
X
X
TX_DATA (Output)
Start= Any Edge on TX_FRAME_SYNC
TX_DATA (Output)
Start= Level Change on TX_FRAME_SYNC
TX_DATA (Output)
Start= Rising Edge on TX_FRAME_SYNC
TX_DATA (Output)
Start= Falling Edge on TX_FRAME_SYNC
TX_DATA (Output)
Start= High Level on TX_FRAME_SYNC
TX_DATA (Output)
Start= Low Level on TX_FRAME_SYNC
TX_FRAME_SYNC (Input)
TX_CLOCK (Input)
STTDLY
STTDLY
STTDLY
STTDLY
STTDLY
STTDLY
RX_CLOCK
RX_FRAME_SYNC (Input)
RX_DATA (Input)
Start = High Level on RX_FRAME_SYNC
RX_DATA (Input)
Start = Falling Edge on RX_FRAME_SYNC
RX_DATA (Input)
Start = Rising Edge on RX_FRAME_SYNC
RX_DATA (Input)
Start = Level Change on RX_FRAME_SYNC
RX_DATA (Input)
Start = Any Edge on RX_FRAME_SYNC
RX_DATA (Input)
Start = Low Level on RX_FRAME_SYNC
X
X
X
X
X
X
B0
B0
B0
B0
B0
B0
B0
B1
B1
B1
B1
B1
B1
B1
STTDLY
STTDLY
STTDLY
STTDLY
STTDLY
STTDLY
Summary of Contents for AT32UC3A3128
Page 61: ...61 32072H AVR32 10 2012 AT32UC3A3 PLLEN PLL Enable 0 PLL is disabled 1 PLL is enabled...
Page 592: ...592 32072H AVR32 10 2012 AT32UC3A3 Manchester Configuration Register on page 614...
Page 989: ...989 32072H AVR32 10 2012 AT32UC3A3 37 2 Package Drawings Figure 37 1 TFBGA 144 package drawing...
Page 991: ...991 32072H AVR32 10 2012 AT32UC3A3 Figure 37 3 VFBGA 100 package drawing...