D-13
INSTRUCTION SET OPCODES AND CLOCK CYCLES
7E
0111 1110
IP-inc-8
jle/jng
short-label
7F
0111 1111
IP-inc-8
jnle/jg
short-label
80
1000 0000
mod 000 r/m
(disp-lo),(disp-hi), data-8
add
reg8/mem8,immed8
mod 001 r/m
(disp-lo),(disp-hi), data-8
or
reg8/mem8,immed8
mod 010 r/m
(disp-lo),(disp-hi), data-8
adc
reg8/mem8,immed8
mod 011 r/m
(disp-lo),(disp-hi), data-8
sbb
reg8/mem8,immed8
mod 100 r/m
(disp-lo),(disp-hi), data-8
and
reg8/mem8,immed8
mod 101 r/m
(disp-lo),(disp-hi), data-8
sub
reg8/mem8,immed8
mod 110 r/m
(disp-lo),(disp-hi), data-8
xor
reg8/mem8,immed8
mod 111 r/m
(disp-lo),(disp-hi), data-8
cmp
reg8/mem8,immed8
81
1000 0001
mod 000 r/m
(disp-lo),(disp-hi), data-lo,data-hi
add
reg16/mem16,immed16
mod 001 r/m
(disp-lo),(disp-hi), data-lo,data-hi
or
reg16/mem16,immed16
mod 010 r/m
(disp-lo),(disp-hi), data-lo,data-hi
adc
reg16/mem16,immed16
mod 011 r/m
(disp-lo),(disp-hi), data-lo,data-hi
sbb
reg16/mem16,immed16
mod 100 r/m
(disp-lo),(disp-hi), data-lo,data-hi
and
reg16/mem16,immed16
81
1000 0001
mod 101 r/m
(disp-lo),(disp-hi), data-lo,data-hi
sub
reg16/mem16,immed16
mod 110 r/m
(disp-lo),(disp-hi), data-lo,data-hi
xor
reg16/mem16,immed16
mod 111 r/m
(disp-lo),(disp-hi), data-lo,data-hi
cmp
reg16/mem16,immed16
82
1000 0010
mod 000 r/m
(disp-lo),(disp-hi), data-8
add
reg8/mem8,immed8
mod 001 r/m
—
mod 010 r/m
(disp-lo),(disp-hi), data-8
adc
reg8/mem8,immed8
mod 011 r/m
(disp-lo),(disp-hi), data-8
sbb
reg8/mem8,immed8
mod 100 r/m
—
mod 101 r/m
(disp-lo),(disp-hi), data-8
sub
reg8/mem8,immed8
mod 110 r/m
—
mod 111 r/m
(disp-lo),(disp-hi), data-8
cmp
reg8/mem8,immed8
83
1000 0011
mod 000 r/m
(disp-lo),(disp-hi), data-SX
add
reg16/mem16,immed8
mod 001 r/m
—
mod 010 r/m
(disp-lo),(disp-hi), data-SX
adc
reg16/mem16,immed8
mod 011 r/m
(disp-lo),(disp-hi), data-SX
sbb
reg16/mem16,immed8
mod 100 r/m
—
mod 101 r/m
(disp-lo),(disp-hi), data-SX
sub
reg16/mem16,immed8
mod 110 r/m
—
mod 111 r/m
(disp-lo),(disp-hi), data-SX
cmp
reg16/mem16,immed8
84
1000 0100
mod reg r/m
(disp-lo),(disp-hi)
test
reg8/mem8,reg8
85
1000 0101
mod reg r/m
(disp-lo),(disp-hi)
test
reg16/mem16,reg16
86
1000 0110
mod reg r/m
(disp-lo),(disp-hi)
xchg
reg8,reg8/mem8
Table D-3. Machine Instruction Decoding Guide (Continued)
Byte 1
Byte 2
Bytes 3–6
ASM-86 Instruction Format
Hex
Binary
Summary of Contents for 80C186XL
Page 1: ...80C186XL 80C188XL Microprocessor User s Manual...
Page 2: ...80C186XL 80C188XL Microprocessor User s Manual 1995...
Page 18: ...1 Introduction...
Page 19: ......
Page 27: ......
Page 28: ...2 Overview of the 80C186 Family Architecture...
Page 29: ......
Page 79: ......
Page 80: ...3 Bus Interface Unit...
Page 81: ......
Page 127: ......
Page 128: ...4 Peripheral Control Block...
Page 129: ......
Page 137: ......
Page 138: ...5 ClockGenerationand Power Management...
Page 139: ......
Page 154: ...6 Chip Select Unit...
Page 155: ......
Page 178: ...7 Refresh Control Unit...
Page 179: ......
Page 193: ......
Page 194: ...8 Interrupt Control Unit...
Page 195: ......
Page 227: ......
Page 228: ...9 Timer Counter Unit...
Page 229: ......
Page 253: ......
Page 254: ...10 Direct Memory Access Unit...
Page 255: ......
Page 283: ......
Page 284: ...11 Math Coprocessing...
Page 285: ......
Page 302: ...12 ONCE Mode...
Page 303: ......
Page 306: ...A 80C186 Instruction Set Additions and Extensions...
Page 307: ......
Page 318: ...B Input Synchronization...
Page 319: ......
Page 322: ...C Instruction Set Descriptions...
Page 323: ......
Page 371: ......
Page 372: ...D Instruction Set Opcodes and Clock Cycles...
Page 373: ......
Page 396: ...Index...
Page 397: ......