CONTENTS
xii
FIGURES
Figure
Page
6-11
Wait State and Ready Control Functions ...................................................................6-16
6-12
Using Chip-Selects During HOLD ..............................................................................6-18
6-13
Typical System ...........................................................................................................6-19
7-1
Refresh Control Unit Block Diagram.............................................................................7-1
7-2
Refresh Control Unit Operation Flow Chart..................................................................7-3
7-3
Refresh Address Formation..........................................................................................7-4
7-4
Suggested DRAM Control Signal Timing Relationships...............................................7-6
7-5
Formula for Calculating Refresh Interval for RFTIME Register ....................................7-7
7-6
Refresh Base Address Register ...................................................................................7-8
7-7
Refresh Clock Interval Register....................................................................................7-9
7-8
Refresh Control Register ............................................................................................7-10
7-9
Regaining Bus Control to Run a DRAM Refresh Bus Cycle.......................................7-13
8-1
Interrupt Control Unit in Master Mode ..........................................................................8-2
8-2
Using External 8259A Modules in Cascade Mode .......................................................8-8
8-3
Interrupt Control Unit Latency and Response Time ...................................................8-11
8-4
Interrupt Control Register for Internal Sources...........................................................8-13
8-5
Interrupt Control Register for Noncascadable External Pins ......................................8-14
8-6
Interrupt Control Register for Cascadable Interrupt Pins............................................8-15
8-7
Interrupt Request Register .........................................................................................8-16
8-8
Interrupt Mask Register ..............................................................................................8-17
8-9
Priority Mask Register ................................................................................................8-18
8-10
In-Service Register .....................................................................................................8-19
8-11
Poll Register ...............................................................................................................8-20
8-12
Poll Status Register ....................................................................................................8-21
8-13
End-of-Interrupt Register ............................................................................................8-22
8-14
Interrupt Status Register ............................................................................................8-23
8-15
Interrupt Control Unit in Slave Mode ..........................................................................8-24
8-16
Interrupt Sources in Slave Mode ................................................................................8-25
8-17
Interrupt Vector Register (Slave Mode Only)..............................................................8-27
8-18
End-of-Interrupt Register in Slave Mode ....................................................................8-28
8-19
Request, Mask, and In-Service Registers ..................................................................8-28
8-20
Interrupt Vectoring in Slave Mode ..............................................................................8-29
8-21
Interrupt Response Time in Slave Mode ....................................................................8-30
9-1
Timer/Counter Unit Block Diagram...............................................................................9-2
9-2
Counter Element Multiplexing and Timer Input Synchronization..................................9-3
9-3
Timers 0 and 1 Flow Chart ...........................................................................................9-4
9-4
Timer/Counter Unit Output Modes................................................................................9-6
9-5
Timer 0 and Timer 1 Control Registers ........................................................................9-7
9-6
Timer 2 Control Register ..............................................................................................9-9
9-7
Timer Count Registers................................................................................................9-10
9-8
Timer Maxcount Compare Registers..........................................................................9-11
9-9
TxOUT Signal Timing .................................................................................................9-15
10-1
Typical DMA Transfer.................................................................................................10-2
10-2
DMA Request Minimum Response Time ...................................................................10-4
Summary of Contents for 80C186XL
Page 1: ...80C186XL 80C188XL Microprocessor User s Manual...
Page 2: ...80C186XL 80C188XL Microprocessor User s Manual 1995...
Page 18: ...1 Introduction...
Page 19: ......
Page 27: ......
Page 28: ...2 Overview of the 80C186 Family Architecture...
Page 29: ......
Page 79: ......
Page 80: ...3 Bus Interface Unit...
Page 81: ......
Page 127: ......
Page 128: ...4 Peripheral Control Block...
Page 129: ......
Page 137: ......
Page 138: ...5 ClockGenerationand Power Management...
Page 139: ......
Page 154: ...6 Chip Select Unit...
Page 155: ......
Page 178: ...7 Refresh Control Unit...
Page 179: ......
Page 193: ......
Page 194: ...8 Interrupt Control Unit...
Page 195: ......
Page 227: ......
Page 228: ...9 Timer Counter Unit...
Page 229: ......
Page 253: ......
Page 254: ...10 Direct Memory Access Unit...
Page 255: ......
Page 283: ......
Page 284: ...11 Math Coprocessing...
Page 285: ......
Page 302: ...12 ONCE Mode...
Page 303: ......
Page 306: ...A 80C186 Instruction Set Additions and Extensions...
Page 307: ......
Page 318: ...B Input Synchronization...
Page 319: ......
Page 322: ...C Instruction Set Descriptions...
Page 323: ......
Page 371: ......
Page 372: ...D Instruction Set Opcodes and Clock Cycles...
Page 373: ......
Page 396: ...Index...
Page 397: ......