CLOCK GENERATION AND POWER MANAGEMENT
5-8
Figure 5-6. Cold Reset Waveform
RES
AD15:0, S2:0
RD, WR, DEN
DT/R, LOCK
Vcc
cc
Vcc and X1 stable to RES high,
approximately 32 X1 periods.
UCS, LCS
MCS3:0, NCS
TMR OUT0
TMR OUT1
PCS6:0
NOTE: CLKOUT synchronization occurs 1 1/2 X1 periods after RES is sampled low.
X1
CLKOUT
A19:16
RESET
HLDA, ALE
RES high to
first bus activity,
7 CLKOUT periods.
V and X1 stable to output valid 28 X1 periods (max)
A1508-0B
Summary of Contents for 80C186XL
Page 1: ...80C186XL 80C188XL Microprocessor User s Manual...
Page 2: ...80C186XL 80C188XL Microprocessor User s Manual 1995...
Page 18: ...1 Introduction...
Page 19: ......
Page 27: ......
Page 28: ...2 Overview of the 80C186 Family Architecture...
Page 29: ......
Page 79: ......
Page 80: ...3 Bus Interface Unit...
Page 81: ......
Page 127: ......
Page 128: ...4 Peripheral Control Block...
Page 129: ......
Page 137: ......
Page 138: ...5 ClockGenerationand Power Management...
Page 139: ......
Page 154: ...6 Chip Select Unit...
Page 155: ......
Page 178: ...7 Refresh Control Unit...
Page 179: ......
Page 193: ......
Page 194: ...8 Interrupt Control Unit...
Page 195: ......
Page 227: ......
Page 228: ...9 Timer Counter Unit...
Page 229: ......
Page 253: ......
Page 254: ...10 Direct Memory Access Unit...
Page 255: ......
Page 283: ......
Page 284: ...11 Math Coprocessing...
Page 285: ......
Page 302: ...12 ONCE Mode...
Page 303: ......
Page 306: ...A 80C186 Instruction Set Additions and Extensions...
Page 307: ......
Page 318: ...B Input Synchronization...
Page 319: ......
Page 322: ...C Instruction Set Descriptions...
Page 323: ......
Page 371: ......
Page 372: ...D Instruction Set Opcodes and Clock Cycles...
Page 373: ......
Page 396: ...Index...
Page 397: ......