xiii
CONTENTS
FIGURES
Figure
Page
10-3
Source-Synchronized Transfers .................................................................................10-5
10-4
Destination-Synchronized Transfers ..........................................................................10-6
10-5
Two-Channel DMA Module ........................................................................................10-9
10-6
Examples of DMA Priority.........................................................................................10-10
10-7
DMA Source Pointer (High-Order Bits).....................................................................10-11
10-8
DMA Source Pointer (Low-Order Bits) .....................................................................10-12
10-9
DMA Destination Pointer (High-Order Bits) ..............................................................10-13
10-10
DMA Destination Pointer (Low-Order Bits)...............................................................10-14
10-11
DMA Control Register...............................................................................................10-15
10-12
Transfer Count Register ...........................................................................................10-19
11-1
80C187-Supported Data Types..................................................................................11-8
11-2
80C186 Modular Core Family/80C187 System Configuration....................................11-9
11-3
80C187 Configuration with a Partially Buffered Bus.................................................11-12
11-4
80C187 Exception Trapping via Processor Interrupt Pin..........................................11-14
12-1
Entering/Leaving ONCE Mode ...................................................................................12-2
A-1
Formal Definition of ENTER ........................................................................................ A-3
A-2
Variable Access in Nested Procedures ....................................................................... A-4
A-3
Stack Frame for Main at Level 1.................................................................................. A-4
A-4
Stack Frame for Procedure A at Level 2 ..................................................................... A-5
A-5
Stack Frame for Procedure B at Level 3 Called from A............................................... A-6
A-6
Stack Frame for Procedure C at Level 3 Called from B .............................................. A-7
B-1
Input Synchronization Circuit....................................................................................... B-1
Summary of Contents for 80C186XL
Page 1: ...80C186XL 80C188XL Microprocessor User s Manual...
Page 2: ...80C186XL 80C188XL Microprocessor User s Manual 1995...
Page 18: ...1 Introduction...
Page 19: ......
Page 27: ......
Page 28: ...2 Overview of the 80C186 Family Architecture...
Page 29: ......
Page 79: ......
Page 80: ...3 Bus Interface Unit...
Page 81: ......
Page 127: ......
Page 128: ...4 Peripheral Control Block...
Page 129: ......
Page 137: ......
Page 138: ...5 ClockGenerationand Power Management...
Page 139: ......
Page 154: ...6 Chip Select Unit...
Page 155: ......
Page 178: ...7 Refresh Control Unit...
Page 179: ......
Page 193: ......
Page 194: ...8 Interrupt Control Unit...
Page 195: ......
Page 227: ......
Page 228: ...9 Timer Counter Unit...
Page 229: ......
Page 253: ......
Page 254: ...10 Direct Memory Access Unit...
Page 255: ......
Page 283: ......
Page 284: ...11 Math Coprocessing...
Page 285: ......
Page 302: ...12 ONCE Mode...
Page 303: ......
Page 306: ...A 80C186 Instruction Set Additions and Extensions...
Page 307: ......
Page 318: ...B Input Synchronization...
Page 319: ......
Page 322: ...C Instruction Set Descriptions...
Page 323: ......
Page 371: ......
Page 372: ...D Instruction Set Opcodes and Clock Cycles...
Page 373: ......
Page 396: ...Index...
Page 397: ......