10-1
CHAPTER 10
DIRECT MEMORY ACCESS UNIT
In many applications, large blocks of data must be transferred between memory and I/O space. A
disk drive, for example, usually reads and writes data in blocks that may be thousands of bytes
long. If the CPU were required to handle each byte of the transfer, the main tasks would suffer a
severe performance penalty. Even if the data transfers were interrupt driven, the overhead for
transferring control to the interrupt handler would still decrease system throughput.
Direct Memory Access, or DMA, allows data to be transferred between memory and peripherals
without the intervention of the CPU. Systems that use DMA have a special device, known as
the DMA controller, that takes control of the system bus and performs the transfer between mem-
ory and the peripheral device. When the DMA controller receives a request for a transfer from a
peripheral, it signals the CPU that it needs control of the system bus. The CPU then releases con-
trol of the bus and the DMA controller performs the transfer. In many cases, the CPU releases the
bus and continues to execute instructions from the prefetch queue. If the DMA transfers are rel-
atively infrequent, there is no degradation of software performance; the DMA transfer is trans-
parent to the CPU.
The DMA Unit has two channels. Each channel can accept DMA requests from one of three
sources: an external request pin, the Timer/Counter Unit or direct programming. Data can be
transferred between any combination of memory and I/O space. The DMA Unit can access the
entire memory and I/O space in either byte or word increments.
10.1 FUNCTIONAL OVERVIEW
The DMA Unit consists of two channels that are functionally identical. The following discussion
is hierarchical, beginning with an overview of a single channel and ending with a description of
the two-channel unit.
10.1.1 The DMA Transfer
A DMA transfer begins with a request. The requesting device may either have data to transmit (a
source request) or it may require data (a destination request). Alternatively, transfers may be ini-
tiated by the system software without an external request.
Summary of Contents for 80C186XL
Page 1: ...80C186XL 80C188XL Microprocessor User s Manual...
Page 2: ...80C186XL 80C188XL Microprocessor User s Manual 1995...
Page 18: ...1 Introduction...
Page 19: ......
Page 27: ......
Page 28: ...2 Overview of the 80C186 Family Architecture...
Page 29: ......
Page 79: ......
Page 80: ...3 Bus Interface Unit...
Page 81: ......
Page 127: ......
Page 128: ...4 Peripheral Control Block...
Page 129: ......
Page 137: ......
Page 138: ...5 ClockGenerationand Power Management...
Page 139: ......
Page 154: ...6 Chip Select Unit...
Page 155: ......
Page 178: ...7 Refresh Control Unit...
Page 179: ......
Page 193: ......
Page 194: ...8 Interrupt Control Unit...
Page 195: ......
Page 227: ......
Page 228: ...9 Timer Counter Unit...
Page 229: ......
Page 253: ......
Page 254: ...10 Direct Memory Access Unit...
Page 255: ......
Page 283: ......
Page 284: ...11 Math Coprocessing...
Page 285: ......
Page 302: ...12 ONCE Mode...
Page 303: ......
Page 306: ...A 80C186 Instruction Set Additions and Extensions...
Page 307: ......
Page 318: ...B Input Synchronization...
Page 319: ......
Page 322: ...C Instruction Set Descriptions...
Page 323: ......
Page 371: ......
Page 372: ...D Instruction Set Opcodes and Clock Cycles...
Page 373: ......
Page 396: ...Index...
Page 397: ......