8-15
INTERRUPT CONTROL UNIT
Figure 8-6. Interrupt Control Register for Cascadable Interrupt Pins
Register Name:
Interrupt Control Register (cascadable pins)
Register Mnemonic:
I0CON, I1CON
Register Function:
Control register for the cascadable external
interrupt pins
Bit
Mnemonic
Bit Name
Reset
State
Function
SFNM
Special
Fully
Nested
Mode
0
Set to enable special fully nested mode.
CAS
Cascade
Mode
0
Set to enable cascade mode.
LVL
Level-trigger
0
Selects the interrupt triggering mode:
0 = edge triggering
1 = level triggering.
The LVL bit
must be set
when external 8259As
are cascaded into the Interrupt Control Unit.
MSK
Interrupt
Mask
1
Clear to enable interrupts from this source.
PM2:0
Priority
Level
111
Defines the priority level for this source.
NOTE:
Reserved register bits are shown with gray shading. Reserved bits must be written
to a logic zero to ensure compatibility with future Intel products.
A1215-A0
15
0
P
M
0
P
M
1
P
M
2
M
S
K
L
V
L
C
A
S
S
F
N
M
Summary of Contents for 80C186XL
Page 1: ...80C186XL 80C188XL Microprocessor User s Manual...
Page 2: ...80C186XL 80C188XL Microprocessor User s Manual 1995...
Page 18: ...1 Introduction...
Page 19: ......
Page 27: ......
Page 28: ...2 Overview of the 80C186 Family Architecture...
Page 29: ......
Page 79: ......
Page 80: ...3 Bus Interface Unit...
Page 81: ......
Page 127: ......
Page 128: ...4 Peripheral Control Block...
Page 129: ......
Page 137: ......
Page 138: ...5 ClockGenerationand Power Management...
Page 139: ......
Page 154: ...6 Chip Select Unit...
Page 155: ......
Page 178: ...7 Refresh Control Unit...
Page 179: ......
Page 193: ......
Page 194: ...8 Interrupt Control Unit...
Page 195: ......
Page 227: ......
Page 228: ...9 Timer Counter Unit...
Page 229: ......
Page 253: ......
Page 254: ...10 Direct Memory Access Unit...
Page 255: ......
Page 283: ......
Page 284: ...11 Math Coprocessing...
Page 285: ......
Page 302: ...12 ONCE Mode...
Page 303: ......
Page 306: ...A 80C186 Instruction Set Additions and Extensions...
Page 307: ......
Page 318: ...B Input Synchronization...
Page 319: ......
Page 322: ...C Instruction Set Descriptions...
Page 323: ......
Page 371: ......
Page 372: ...D Instruction Set Opcodes and Clock Cycles...
Page 373: ......
Page 396: ...Index...
Page 397: ......