INTERRUPT CONTROL UNIT
8-22
Figure 8-13. End-of-Interrupt Register
8.4.8
Interrupt Status Register
The Interrupt Status register (Figure 8-14) contains the DMA Halt bit and one bit for each timer
interrupt. The CPU sets the DMA Halt bit to suspend DMA transfers while an NMI is processed.
Software can also read and write this bit. See “Suspension of DMA Transfers” on page 10-20 for
details. A timer bit is set to indicate a pending interrupt and is cleared when the interrupt request
is acknowledged. Any number of bits can be set at any one time.
Register Name:
End-of-Interrupt Register
Register Mnemonic:
EOI
Register Function:
Used to issue an EOI command
Bit
Mnemonic
Bit Name
Reset
State
Function
NSPEC
Nonspecific
EOI
0
Set to issue a nonspecific EOI.
VT4:0
Interrupt
Type
0 0000
Write with the interrupt type of the interrupt
whose In-Service bit is to be cleared.
NOTE:
Reserved register bits are shown with gray shading. Reserved bits must be written
to a logic zero to ensure compatibility with future Intel products.
A1210-A0
15
0
V
T
0
V
T
2
V
T
3
V
T
4
N
S
P
E
C
V
T
1
Summary of Contents for 80C186XL
Page 1: ...80C186XL 80C188XL Microprocessor User s Manual...
Page 2: ...80C186XL 80C188XL Microprocessor User s Manual 1995...
Page 18: ...1 Introduction...
Page 19: ......
Page 27: ......
Page 28: ...2 Overview of the 80C186 Family Architecture...
Page 29: ......
Page 79: ......
Page 80: ...3 Bus Interface Unit...
Page 81: ......
Page 127: ......
Page 128: ...4 Peripheral Control Block...
Page 129: ......
Page 137: ......
Page 138: ...5 ClockGenerationand Power Management...
Page 139: ......
Page 154: ...6 Chip Select Unit...
Page 155: ......
Page 178: ...7 Refresh Control Unit...
Page 179: ......
Page 193: ......
Page 194: ...8 Interrupt Control Unit...
Page 195: ......
Page 227: ......
Page 228: ...9 Timer Counter Unit...
Page 229: ......
Page 253: ......
Page 254: ...10 Direct Memory Access Unit...
Page 255: ......
Page 283: ......
Page 284: ...11 Math Coprocessing...
Page 285: ......
Page 302: ...12 ONCE Mode...
Page 303: ......
Page 306: ...A 80C186 Instruction Set Additions and Extensions...
Page 307: ......
Page 318: ...B Input Synchronization...
Page 319: ......
Page 322: ...C Instruction Set Descriptions...
Page 323: ......
Page 371: ......
Page 372: ...D Instruction Set Opcodes and Clock Cycles...
Page 373: ......
Page 396: ...Index...
Page 397: ......