11-3
MATH COPROCESSING
11.3.1.1
Data Transfer Instructions
Data transfer instructions move operands between elements of the 80C187 register stack or be-
tween stack top and memory. Instructions can convert any data type to temporary real and load it
onto the stack in a single operation. Conversely, instructions can convert a temporary real oper-
and on the stack to any data type and store it to memory in a single operation. Table 11-1 sum-
marizes the data transfer instructions.
11.3.1.2
Arithmetic Instructions
The 80C187’s arithmetic instruction set includes many variations of add, subtract, multiply, and
divide operations and several other useful functions. Examples include a simple absolute value
and a square root instruction that executes faster than ordinary division. Other arithmetic instruc-
tions perform exact modulo division, round real numbers to integers and scale values by powers
of two.
Table 11-2 summarizes the available operation and operand forms for basic arithmetic. In addi-
tion to the four normal operations, “reversed” instructions make subtraction and division “sym-
metrical” like addition and multiplication. In summary, the arithmetic instructions are highly
flexible for these reasons:
•
the 80C187 uses register or memory operands
•
the 80C187 can save results in a choice of registers
Table 11-1. 80C187 Data Transfer Instructions
Real Transfers
FLD
Load real
FST
Store real
FSTP
Store real and pop
FXCH
Exchange registers
Integer Transfers
FILD
Integer load
FIST
Integer store
FISTP
Integer store and pop
Packed Decimal Transfers
FBLD
Packed decimal (BCD) load
FBSTP
Packed decimal (BCD) store and pop
Summary of Contents for 80C186XL
Page 1: ...80C186XL 80C188XL Microprocessor User s Manual...
Page 2: ...80C186XL 80C188XL Microprocessor User s Manual 1995...
Page 18: ...1 Introduction...
Page 19: ......
Page 27: ......
Page 28: ...2 Overview of the 80C186 Family Architecture...
Page 29: ......
Page 79: ......
Page 80: ...3 Bus Interface Unit...
Page 81: ......
Page 127: ......
Page 128: ...4 Peripheral Control Block...
Page 129: ......
Page 137: ......
Page 138: ...5 ClockGenerationand Power Management...
Page 139: ......
Page 154: ...6 Chip Select Unit...
Page 155: ......
Page 178: ...7 Refresh Control Unit...
Page 179: ......
Page 193: ......
Page 194: ...8 Interrupt Control Unit...
Page 195: ......
Page 227: ......
Page 228: ...9 Timer Counter Unit...
Page 229: ......
Page 253: ......
Page 254: ...10 Direct Memory Access Unit...
Page 255: ......
Page 283: ......
Page 284: ...11 Math Coprocessing...
Page 285: ......
Page 302: ...12 ONCE Mode...
Page 303: ......
Page 306: ...A 80C186 Instruction Set Additions and Extensions...
Page 307: ......
Page 318: ...B Input Synchronization...
Page 319: ......
Page 322: ...C Instruction Set Descriptions...
Page 323: ......
Page 371: ......
Page 372: ...D Instruction Set Opcodes and Clock Cycles...
Page 373: ......
Page 396: ...Index...
Page 397: ......