PERIPHERAL CONTROL BLOCK
4-2
Figure 4-1. PCB Relocation Register
Register Name:
PCB Relocation Register
Register Mnemonic:
RELREG
Register Function:
Relocates the PCB within memory or I/O space.
Bit
Mnemonic
Bit Name
Reset
State
Function
ET
Escape Trap
0
If ET is set, the CPU will trap when an ESC
instruction is executed.
SL
Slave/Master
0
If SL is set, the Interrupt Control Unit operates in
slave mode. If SL is clear, it operates in master
mode.
MEM
Memory I/O
0
If MEM is set, the PCB is located in memory
space. If MEM is clear, the PCB is located in I/O
space.
R19:8
PCB Base
Address
Upper Bits
0FFH
R19:8 define the upper address bits of the PCB
base address. All lower bits are zero. R19:16 are
ignored when the PCB is mapped to I/O space.
NOTE:
Reserved register bits are shown with gray shading. Reserved bits must be written
to a logic zero to ensure compatibility with future Intel products.
15
0
M
E
M
R
1
9
R
1
8
R
1
7
R
1
6
R
1
5
R
1
4
R
1
0
R
9
R
8
R
1
1
E
T
R
1
2
R
1
3
S
L
A1262-0A
Summary of Contents for 80C186XL
Page 1: ...80C186XL 80C188XL Microprocessor User s Manual...
Page 2: ...80C186XL 80C188XL Microprocessor User s Manual 1995...
Page 18: ...1 Introduction...
Page 19: ......
Page 27: ......
Page 28: ...2 Overview of the 80C186 Family Architecture...
Page 29: ......
Page 79: ......
Page 80: ...3 Bus Interface Unit...
Page 81: ......
Page 127: ......
Page 128: ...4 Peripheral Control Block...
Page 129: ......
Page 137: ......
Page 138: ...5 ClockGenerationand Power Management...
Page 139: ......
Page 154: ...6 Chip Select Unit...
Page 155: ......
Page 178: ...7 Refresh Control Unit...
Page 179: ......
Page 193: ......
Page 194: ...8 Interrupt Control Unit...
Page 195: ......
Page 227: ......
Page 228: ...9 Timer Counter Unit...
Page 229: ......
Page 253: ......
Page 254: ...10 Direct Memory Access Unit...
Page 255: ......
Page 283: ......
Page 284: ...11 Math Coprocessing...
Page 285: ......
Page 302: ...12 ONCE Mode...
Page 303: ......
Page 306: ...A 80C186 Instruction Set Additions and Extensions...
Page 307: ......
Page 318: ...B Input Synchronization...
Page 319: ......
Page 322: ...C Instruction Set Descriptions...
Page 323: ......
Page 371: ......
Page 372: ...D Instruction Set Opcodes and Clock Cycles...
Page 373: ......
Page 396: ...Index...
Page 397: ......