D-7
INSTRUCTION SET OPCODES AND CLOCK CYCLES
PROGRAM TRANSFER INSTRUCTIONS
Conditional Transfers — jump if:
JE/JZ= equal/zero
0 1 1 1 0 1 0 0
disp
4/13
(2)
JL/JNGE = less/not greater or equal
0 1 1 1 1 1 0 0
disp
4/13
(2)
JLE/JNG = less or equal/not greater
0 1 1 1 1 1 1 0
disp
4/13
(2)
JB/JNAE = below/not above or equal
0 1 1 1 0 0 1 0
disp
4/13
(2)
JC = carry
0 1 1 1 0 0 1 0
disp
4/13
(2)
JBE/JNA = below or equal/not above
0 1 1 1 0 1 1 0
disp
4/13
(2)
JP/JPE = parity/parity even
0 1 1 1 1 0 1 0
disp
4/13
(2)
JO = overflow
0 1 1 1 0 0 0 0
disp
4/13
(2)
JS = sign
0 1 1 1 1 0 0 0
disp
4/13
(2)
JNE/JNZ = not equal/not zero
0 1 1 1 0 1 0 1
disp
4/13
(2)
JNL/JGE = not less/greater or equal
0 1 1 1 1 1 0 1
disp
4/13
(2)
JNLE/JG = not less or equal/greater
0 1 1 1 1 1 1 1
disp
4/13
(2)
JNB/JAE = not below/above or equal
0 1 1 1 0 0 1 1
disp
4/13
(2)
JNC = not carry
0 1 1 1 0 0 1 1
disp
4/13
(2)
JNBE/JA = not below or equal/above
0 1 1 1 0 1 1 1
disp
4/13
(2)
JNP/JPO = not parity/parity odd
0 1 1 1 1 0 1 1
disp
4/13
(2)
JNO = not overflow
0 1 1 1 0 0 0 1
disp
4/13
(2)
JNS = not sign
0 1 1 1 1 0 0 1
disp
5/15
(2)
Unconditional Transfers
CALL = Call procedure
direct within segment
1 1 1 0 1 0 0 0
disp-low
disp-high
15
reg/memory indirect within segment
1 1 1 1 1 1 1 1
mod 010 r/m
13/19
indirect intersegment
1 1 1 1 1 1 1 1
mod 011 r/m
(mod ?11)
38
direct intersegment
1 0 0 1 1 0 1 0
segment offset
23
selector
Table D-2. Instruction Set Summary (Continued)
Function
Format
Clocks
Notes
NOTES:
1.
Clock cycles are given for 8-bit/16-bit operations.
2.
Clock cycles are given for jump not taken/jump taken.
3.
Clock cycles are given for interrupt taken/interrupt not taken.
4.
If TEST = 0
Shading indicates additions and enhancements to the 8086/8088 instruction set. See Appendix A, “80C186
Instruction Set Additions and Extensions,” for details.
Summary of Contents for 80C186XL
Page 1: ...80C186XL 80C188XL Microprocessor User s Manual...
Page 2: ...80C186XL 80C188XL Microprocessor User s Manual 1995...
Page 18: ...1 Introduction...
Page 19: ......
Page 27: ......
Page 28: ...2 Overview of the 80C186 Family Architecture...
Page 29: ......
Page 79: ......
Page 80: ...3 Bus Interface Unit...
Page 81: ......
Page 127: ......
Page 128: ...4 Peripheral Control Block...
Page 129: ......
Page 137: ......
Page 138: ...5 ClockGenerationand Power Management...
Page 139: ......
Page 154: ...6 Chip Select Unit...
Page 155: ......
Page 178: ...7 Refresh Control Unit...
Page 179: ......
Page 193: ......
Page 194: ...8 Interrupt Control Unit...
Page 195: ......
Page 227: ......
Page 228: ...9 Timer Counter Unit...
Page 229: ......
Page 253: ......
Page 254: ...10 Direct Memory Access Unit...
Page 255: ......
Page 283: ......
Page 284: ...11 Math Coprocessing...
Page 285: ......
Page 302: ...12 ONCE Mode...
Page 303: ......
Page 306: ...A 80C186 Instruction Set Additions and Extensions...
Page 307: ......
Page 318: ...B Input Synchronization...
Page 319: ......
Page 322: ...C Instruction Set Descriptions...
Page 323: ......
Page 371: ......
Page 372: ...D Instruction Set Opcodes and Clock Cycles...
Page 373: ......
Page 396: ...Index...
Page 397: ......