34-20
MB86R02 ‘Jade-D’ Hardware Manual V1.64
34.5.2
DDR2SDRAM Interface
This is able to connect with DDR2 SDRAM which is in conformance with DDR2-400 in the JEDEC
(JESD79-2C.) The timing rules are described below and the output load condition is according to
the PCB design guideline.
Table 34-18 Write Spec (1 and 2): CK-CMD/ADD and CK-DQS
Item
Symbol
Spec formula
Criteria value (*1)
Unit
Min.
Typ.
Max.
CMD/ADD setup valid-data from
CK
↑
tVD_setup_CMD (tCK/2) - 828
2172
–
–
ps
CMD/ADD hold valid-data from CK
↑ tVD_hold_CMD (tCK/2) - 545
2455
–
–
ps
Skew between DQS
↑ vs. CK↑
tSkew_DQS_CK
Not tCK
dependent
-1083
–
772
Ps
*1: Spec for tck = 6ns (333Mbps) is indicated
Table 34-19 Write Spec (3): DQ-DQS
Item
Symbol
Spec formula
Criteria value (*1)
Unit
Min.
Typ.
Max.
DQ/DM setup valid-data from DQS
tVD_setup_DQ
(
tCK/4) - 884
616
–
–
ps
DQ/DM hold valid-data from DQS
tVD_hold_DQ
(
tCK/4) - 776
724
–
–
ps
*1: Spec for tck = 6ns (333Mbps) is indicated
Table 34-20 Read Spec (1): DQ-DQS
Item
Symbol
Spec formula
Criteria value (*1)
Unit
Min.
Typ.
Max.
tSETUP DQ from DQS
tSETUP_DQ
- (0.1875*tCK –
208 )
-917
–
–
ps
tHOLD DQ from DQS
tHOLD_DQ
0.1875*tCK + 503
1628
–
–
Ps
*1: Spec for tck = 6ns (333Mbps) is indicated
Table 34-21 Read Spec (2): DQ-R.T.T (RoundTrip Time)
Item
Symbol
Spec formula
Criteria value (*1)
Unit
Min.
Typ.
Max.
DQS RoundTripTime @CL = 3
(CK_out DRAM DQS_in)
tRTT_DQS
<Max.> 1112
<Min.> -595
-355
–
+1426
ps
*1: Spec for tck = 6ns (333Mpbs) is indicated
*2: Spec shows total delay value including tDQSCK delay of DRAM
Содержание MB86R02
Страница 24: ...MB86R02 Jade D Hardware Manual V1 64 ...
Страница 76: ...3 2 MB86R02 Jade D Hardware Manual V1 64 Figure 3 1 Memory map 1 ...
Страница 77: ...3 3 MB86R02 Jade D Hardware Manual V1 64 Figure 3 2 Memory map 2 ...
Страница 167: ...8 8 MB86R02 Jade D Hardware Manual V1 64 ...
Страница 214: ...11 7 MB86R02 Jade D Hardware Manual V1 64 15 16 cycles initial value ...
Страница 216: ...11 9 MB86R02 Jade D Hardware Manual V1 64 0000011 b 4MB 0111111 b 64MB 0000111 b 8MB 1111111 b 128MB ...
Страница 304: ...16 5 MB86R02 Jade D Hardware Manual V1 64 The flow of a read action is shown below Figure 16 5 Read process flow ...
Страница 497: ...18 139 MB86R02 Jade D Hardware Manual V1 64 VSYNC is output 1 dot clock faster than HSYNC ...
Страница 558: ...18 200 MB86R02 Jade D Hardware Manual V1 64 017 S S S S S S S S Int Frac 060 018 dBdy S S S S S S S S Int Frac ...
Страница 678: ......
Страница 680: ......
Страница 682: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL ...
Страница 684: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL Figure 22 14 TCON flow diagram ...
Страница 811: ...29 24 MB86R02 Jade D Hardware Manual V1 64 ...
Страница 852: ...34 13 MB86R02 Jade D Hardware Manual V1 64 3 1LSB VFST VZT 1022 INLn 1LSBxn VZT Vn 1LSB DNLn Vn 1 Vn 1LSB 1 ...
Страница 884: ...34 45 MB86R02 Jade D Hardware Manual V1 64 ...