5-4
MB86R02 ‘Jade-D’ Hardware Manual V1.64
A software reset occurs by writing "1" to the SWRSTREQ bit of the reset/standby control
register (CRSR). It does not change the state to PLL oscillation stabilization even if the
PLLBYPASS bit of the PLL control register (CRPR) is "0" (setting that uses PLL clock.)
In addition, this reset does not change the CRG module register, VINITHI control register of
remap/boot controller (RBC) or the INITRAM control register.
The clock source of the software reset is time based on the timer’s count value. It is cleared
when a software reset is asserted.
This software reset generates the internal signal, which does not reset as CRSTn.
3.
XSRST (reset request from a debugging tool)
This signal is a reset request from a debugging tool (e.g. MultiICE) and an internal reset
request can be transmitted by the tool through the XSRST pin. This module recognizes the
reset signal as the same reset request as that of an external reset.
4.
XTRST (built-in ICE macro reset request from a debugging tool)
This signal is a built-in ICE macro reset request from a debugging tool (e.g. MultiICE) and
the reset signal requests a reset from the embedded ICE macro in the ARM9 core.
Although the reset signal is asserted, other peripherals are not initialized. The embedded
ETM9CS Single trace cell is also reset by this signal.
Содержание MB86R02
Страница 24: ...MB86R02 Jade D Hardware Manual V1 64 ...
Страница 76: ...3 2 MB86R02 Jade D Hardware Manual V1 64 Figure 3 1 Memory map 1 ...
Страница 77: ...3 3 MB86R02 Jade D Hardware Manual V1 64 Figure 3 2 Memory map 2 ...
Страница 167: ...8 8 MB86R02 Jade D Hardware Manual V1 64 ...
Страница 214: ...11 7 MB86R02 Jade D Hardware Manual V1 64 15 16 cycles initial value ...
Страница 216: ...11 9 MB86R02 Jade D Hardware Manual V1 64 0000011 b 4MB 0111111 b 64MB 0000111 b 8MB 1111111 b 128MB ...
Страница 304: ...16 5 MB86R02 Jade D Hardware Manual V1 64 The flow of a read action is shown below Figure 16 5 Read process flow ...
Страница 497: ...18 139 MB86R02 Jade D Hardware Manual V1 64 VSYNC is output 1 dot clock faster than HSYNC ...
Страница 558: ...18 200 MB86R02 Jade D Hardware Manual V1 64 017 S S S S S S S S Int Frac 060 018 dBdy S S S S S S S S Int Frac ...
Страница 678: ......
Страница 680: ......
Страница 682: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL ...
Страница 684: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL Figure 22 14 TCON flow diagram ...
Страница 811: ...29 24 MB86R02 Jade D Hardware Manual V1 64 ...
Страница 852: ...34 13 MB86R02 Jade D Hardware Manual V1 64 3 1LSB VFST VZT 1022 INLn 1LSBxn VZT Vn 1LSB DNLn Vn 1 Vn 1LSB 1 ...
Страница 884: ...34 45 MB86R02 Jade D Hardware Manual V1 64 ...