17-8
MB86R02 ‘Jade-D’ Hardware Manual V1.64
T0STS0
Register address
BaseA 1C
H
Bit number
31 30 29 28 27 26 25 24 23 22 21 20 19 18
17
16 15 14 13 12 11
10
9 8 7
6 5 4 3
2 1 0
Field name
R
es
e
rv
e
d
R
es
e
rv
e
d
R
es
e
rv
e
d
R
es
e
rv
e
d
R
es
e
rv
e
d
R
es
e
rv
e
d
R
es
e
rv
e
d
R
es
e
rv
e
d
R
es
e
rv
e
d
R
es
e
rv
e
d
R
es
e
rv
e
d
T
0
P
HY
UP
RD
Y
T
0P
L
LG
O
O
D
R/W
RWS
R
RWS R R R R R R R R R R
Reset value
0
H
0
H
0
H
0
H
0
H
0
H
0
H
0
H
0
H
0
H
0
H
0
H
0
H
Channel 0 TX status register 0
Bit 31
- 24
Reserved
Do not modify
Bit 17
Reserved
Do not modify
Bit 10
Reserved
Do not modify
Bit 9
Reserved
Do not modify
Bit 8
Reserved
Do not modify
Bit 7
Reserved
Do not modify
Bit 6
Reserved
Do not modify
Bit 5
Reserved
Do not modify
Bit 4
Reserved
Do not modify
Bit 3
Reserved
Do not modify
Bit 2
Reserved
Do not modify
Bit 1
T0PHYUPRDY
indicates that upstream serial channel (APIX PHY) is operational, While 'PHYUPRDY' is low AShell can't become TA aligned
('CONNECTED' is low). If the local APIX PHY is not used 'PHYUPRDY' is forced to '1' (tx_up_ready).
Bit 0
T0PLLGOOD
pll_good (is the same for all Tx/Rx channels)
T0STS1
Register address
BaseA 20
H
Bit number
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0
Field name
Reserved
T0INSYNC
T0PLLBAD
R/W
R
R
R
Reset value
0
H
0
H
0
H
Channel 0 TX status register 1
Bit 31 - 24 Reserved
Do not modify
Bit 15 - 8
T0INSYNC
Synchronisation losses tx_up__sync_loss_cnt
Bit 7 - 0
T0PLLBAD
PLL synchronisation losses pll_bad_cnt
R0CFG0
Register address
BaseA 24
H
Bit number
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0
Field name
R0_config_byte_4
R0_config_byte_3
R0_config_byte_2
R0_config_byte_1
R/W
RW
RW
RW
RW
Reset value
0
H
86
H
BC
H
3D
H
Channel 0 RX APIX configuration byte 1-4
Bit 31 - 24 R0_config_byte_4
apix config byte, see section 17.4
Bit 23 - 16 R0_config_byte_3
apix config byte, see section 17.4
Bit 15 - 8
R0_config_byte_2
apix config byte, see section 17.4
Bit 7 - 0
R0_config_byte_1
(none)
Содержание MB86R02
Страница 24: ...MB86R02 Jade D Hardware Manual V1 64 ...
Страница 76: ...3 2 MB86R02 Jade D Hardware Manual V1 64 Figure 3 1 Memory map 1 ...
Страница 77: ...3 3 MB86R02 Jade D Hardware Manual V1 64 Figure 3 2 Memory map 2 ...
Страница 167: ...8 8 MB86R02 Jade D Hardware Manual V1 64 ...
Страница 214: ...11 7 MB86R02 Jade D Hardware Manual V1 64 15 16 cycles initial value ...
Страница 216: ...11 9 MB86R02 Jade D Hardware Manual V1 64 0000011 b 4MB 0111111 b 64MB 0000111 b 8MB 1111111 b 128MB ...
Страница 304: ...16 5 MB86R02 Jade D Hardware Manual V1 64 The flow of a read action is shown below Figure 16 5 Read process flow ...
Страница 497: ...18 139 MB86R02 Jade D Hardware Manual V1 64 VSYNC is output 1 dot clock faster than HSYNC ...
Страница 558: ...18 200 MB86R02 Jade D Hardware Manual V1 64 017 S S S S S S S S Int Frac 060 018 dBdy S S S S S S S S Int Frac ...
Страница 678: ......
Страница 680: ......
Страница 682: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL ...
Страница 684: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL Figure 22 14 TCON flow diagram ...
Страница 811: ...29 24 MB86R02 Jade D Hardware Manual V1 64 ...
Страница 852: ...34 13 MB86R02 Jade D Hardware Manual V1 64 3 1LSB VFST VZT 1022 INLn 1LSBxn VZT Vn 1LSB DNLn Vn 1 Vn 1LSB 1 ...
Страница 884: ...34 45 MB86R02 Jade D Hardware Manual V1 64 ...