MB86R02 ‘Jade-D’ Hardware Manual V1.64
22-27
Register
address
BaseA 55C
H
Bit
number
31 30 29 28 27 26 25 24 23 22 21 20
19
18
17 16 15
14
13
12 11 10 9 8
7
6
5
4
3 2 1
0
Field
name
NChanSel10
ChanSel10
NDelay10
Delay10
InOut10
NPolarity10
Polarity10
Mode10 Boost10
R/W
RW
RW
RW
RW
RW
RW
RW
RW
RW
Reset
value
0
H
0
H
0
H
0
H
0
H
0
H
0
H
1
H
0
H
IO Module Pad 10 Control
Bit 20 -
19
NChanSel10
Channel selection for N-Pin of Pad i=10 TTL: 00b=channel(i*2+1), 01b=channel(i*2), 10b=clk, 11b=const0 (TTL mode only)
Bit 18 -
17
ChanSel10
Channel selection for Pad i=10 for RSDS: 00b=channel i, 01b=channel(i-1), 10b=clk, 11b=const0, for TTL : 00b=channel i*2,
01b=channel i*2-1, 10b=clk, 11b=const0
Bit 14
NDelay10
N-pin Padcell 10 delay: 0b=no delay, 1b= half bit clock cycle delay (TTL-mode only)
Bit 13
Delay10
Pad 10 delay: 0b=no delay, 1b= half bit clock cycle delay
Bit 7
InOut10
output enable control, 0b=input enabled, 1b=output enabled
Bit 6
NPolarity10
N-pin of Padcell 10 drive polarity: TTL: 0=normal, 1=inverted; RSDS: no effect
Bit 5
Polarity10
Pad 10 drive polarity: TTL: 0=normal, 1=inverted; RSDS: 1=normal, 0=inverted
Bit 4
Mode10
Pad 10 drive mode: 0b=differential, 1b=TTL
Bit 1 - 0
Boost10
Boost factor for drive current: x0b=2mA, x1b=4mA (only boost[0] has effect)
DIR_PIN11_CTRL
Register
address
BaseA 560
H
Bit
number
31 30 29 28 27 26 25 24 23 22 21 20
19
18
17 16 15
14
13
12 11 10 9 8
7
6
5
4
3 2 1
0
Field
name
NChanSel11
ChanSel11
NDelay11
Delay11
InOut11
NPolarity11
Polarity11
Mode11 Boost11
R/W
RW
RW
RW
RW
RW
RW
RW
RW
RW
Reset
value
0
H
0
H
0
H
0
H
0
H
0
H
0
H
1
H
0
H
IO Module Pad 11 Control
Bit 20 -
19
NChanSel11
Channel selection for N-Pin of Pad i=11 TTL: 00b=channel(i*2+1), 01b=channel(i*2), 10b=clk, 11b=const0 (TTL mode only)
Bit 18 -
17
ChanSel11
Channel selection for Pad i=11 for RSDS: 00b=channel i, 01b=channel(i-1), 10b=clk, 11b=const0, for TTL : 00b=channel i*2,
01b=channel i*2-1, 10b=clk, 11b=const0
Bit 14
NDelay11
N-pin Padcell 11 delay: 0b=no delay, 1b= half bit clock cycle delay (TTL-mode only)
Bit 13
Delay11
Pad 11 delay: 0b=no delay, 1b= half bit clock cycle delay
Bit 7
InOut11
output enable control, 0b=input enabled, 1b=output enabled
Bit 6
NPolarity11
N-pin of Padcell 11 drive polarity: TTL: 0=normal, 1=inverted; RSDS: no effect
Bit 5
Polarity11
Pad 11 drive polarity: TTL: 0=normal, 1=inverted; RSDS: 1=normal, 0=inverted
Bit 4
Mode11
Pad 11 drive mode: 0b=differential, 1b=TTL
Bit 1 - 0
Boost11
Boost factor for drive current: x0b=2mA, x1b=4mA (only boost[0] has effect)
DIR_PIN12_CTRL
Register
address
BaseA 564
H
Bit
number
31 30 29 28 27 26 25 24 23 22 21 20
19
18
17 16 15
14
13
12 11 10 9 8
7
6
5
4
3 2 1
0
Field
name
NChanSel12
ChanSel12
NDelay12
Delay12
InOut12
NPolarity12
Polarity12
Mode12 Boost12
R/W
RW
RW
RW
RW
RW
RW
RW
RW
RW
Reset
value
0
H
0
H
0
H
0
H
0
H
0
H
0
H
1
H
0
H
IO Module Pad 12 Control
Bit 20 -
19
NChanSel12
Channel selection for N-Pin of Pad i=12 TTL: 00b=const0, 01b=INV (from inversion control function), 10b=clk, 11b=const0 (TTL mode
Содержание MB86R02
Страница 24: ...MB86R02 Jade D Hardware Manual V1 64 ...
Страница 76: ...3 2 MB86R02 Jade D Hardware Manual V1 64 Figure 3 1 Memory map 1 ...
Страница 77: ...3 3 MB86R02 Jade D Hardware Manual V1 64 Figure 3 2 Memory map 2 ...
Страница 167: ...8 8 MB86R02 Jade D Hardware Manual V1 64 ...
Страница 214: ...11 7 MB86R02 Jade D Hardware Manual V1 64 15 16 cycles initial value ...
Страница 216: ...11 9 MB86R02 Jade D Hardware Manual V1 64 0000011 b 4MB 0111111 b 64MB 0000111 b 8MB 1111111 b 128MB ...
Страница 304: ...16 5 MB86R02 Jade D Hardware Manual V1 64 The flow of a read action is shown below Figure 16 5 Read process flow ...
Страница 497: ...18 139 MB86R02 Jade D Hardware Manual V1 64 VSYNC is output 1 dot clock faster than HSYNC ...
Страница 558: ...18 200 MB86R02 Jade D Hardware Manual V1 64 017 S S S S S S S S Int Frac 060 018 dBdy S S S S S S S S Int Frac ...
Страница 678: ......
Страница 680: ......
Страница 682: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL ...
Страница 684: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL Figure 22 14 TCON flow diagram ...
Страница 811: ...29 24 MB86R02 Jade D Hardware Manual V1 64 ...
Страница 852: ...34 13 MB86R02 Jade D Hardware Manual V1 64 3 1LSB VFST VZT 1022 INLn 1LSBxn VZT Vn 1LSB DNLn Vn 1 Vn 1LSB 1 ...
Страница 884: ...34 45 MB86R02 Jade D Hardware Manual V1 64 ...