11-6
MB86R02 ‘Jade-D’ Hardware Manual V1.64
Bit19-16: WACC (Write Access Cycle)
These bits specify number of cycle required for write access. The address does not
change during the cycle specified in these bits. This value should be larger than the
total number of Address Setup Cycle (WADC) and Write Enable Cycle (WWEC).
When RDY bit is set to "1", the value should be 6 or more (7 cycles or more.)
0, 1
Reserved
2
3 cycles
| |
15
16 cycles (initial value)
Bit15-12: RIDLC (Read Idle Cycle)
These bits set number of idle cycle after read access. They are used to prevent data
collision that occurs by write access immediately after the read access.
0
1 cycle
| |
15
16 cycles (initial value)
Bit11-8: FRADC (First Read Address Cycle)
These bits are exclusive use for NOR Flash setting that corresponds to page mode
access, and are set initial latency in the address of Flash read access.
The address is retained with number of cycle specified by these bits only at the first
read access. The subsequent read access is executed according to the number of
cycle set in the RACC. MEM_XCS[0/2/4] and MEM_XRD are asserted
simultaneously.
When other values than 0 are set to these bits, specify "0" to RADC (Read Address
Setup Cycle.)
0
0 cycle (initial value)
| |
15
15 cycles
Bit7-4: RADC (Read Address Setup cycle)
These bits set number of read address setup cycle which asserts MEM_XCS[0/2/4]
and its address but not MEM_XRD. When 0 is selected, MEM_XRD and
MEM_XCS[0/2/4] are asserted simultaneously. The specifying value should be within
number of the read access setup cycle.
When NOR Flash page access mode is applied, set these bits to "0".
When RDY bit is set to "1", the value should be 3 or more (3 cycles or more.)
0
0 cycle (initial value)
| |
15
15 cycles
Bit3-0: RACC (Read Access Cycle)
These bits set number of cycle required for the read access. Although the address
does not change during the cycle specified by these bits, data is fetched at the last
cycle.
When RDY bit is set to "1", the value should be 3 or more (4 cycles or more.)
0
1 cycle
| |
Содержание MB86R02
Страница 24: ...MB86R02 Jade D Hardware Manual V1 64 ...
Страница 76: ...3 2 MB86R02 Jade D Hardware Manual V1 64 Figure 3 1 Memory map 1 ...
Страница 77: ...3 3 MB86R02 Jade D Hardware Manual V1 64 Figure 3 2 Memory map 2 ...
Страница 167: ...8 8 MB86R02 Jade D Hardware Manual V1 64 ...
Страница 214: ...11 7 MB86R02 Jade D Hardware Manual V1 64 15 16 cycles initial value ...
Страница 216: ...11 9 MB86R02 Jade D Hardware Manual V1 64 0000011 b 4MB 0111111 b 64MB 0000111 b 8MB 1111111 b 128MB ...
Страница 304: ...16 5 MB86R02 Jade D Hardware Manual V1 64 The flow of a read action is shown below Figure 16 5 Read process flow ...
Страница 497: ...18 139 MB86R02 Jade D Hardware Manual V1 64 VSYNC is output 1 dot clock faster than HSYNC ...
Страница 558: ...18 200 MB86R02 Jade D Hardware Manual V1 64 017 S S S S S S S S Int Frac 060 018 dBdy S S S S S S S S Int Frac ...
Страница 678: ......
Страница 680: ......
Страница 682: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL ...
Страница 684: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL Figure 22 14 TCON flow diagram ...
Страница 811: ...29 24 MB86R02 Jade D Hardware Manual V1 64 ...
Страница 852: ...34 13 MB86R02 Jade D Hardware Manual V1 64 3 1LSB VFST VZT 1022 INLn 1LSBxn VZT Vn 1LSB DNLn Vn 1 Vn 1LSB 1 ...
Страница 884: ...34 45 MB86R02 Jade D Hardware Manual V1 64 ...