9-12
MB86R02 ‘Jade-D’ Hardware Manual V1.64
Address
Register name
Abbreviation
Explanation
Base
Offset
+ 8C
H
Interrupt control register 23
ICR23
Unused
+ 90
H
Interrupt control register 24
ICR24
The level of the IRQ24 interrupt is set (unused and
access prohibited).
+ 94
H
Interrupt control register 25
ICR25
The level of the IRQ25 interrupt is set (unused and
access prohibited).
+ 98
H
Interrupt control register 26
ICR26
The level of the IRQ26 interrupt is set (unused and
access prohibited).
+ 9C
H
Interrupt control register 27
ICR27
The level of the IRQ27 interrupt is set (unused and
access prohibited).
+ A0
H
Interrupt control register 28
ICR28
The level of the IRQ28 interrupt is set (unused and
access prohibited).
+ A4
H
Interrupt control register 29
ICR29
The level of the IRQ29 interrupt is set (MLB_CINT
interrupt).
+ A8
H
Interrupt control register 30
ICR30
The level of the IRQ30 interrupt is set (MLB_SINT
interrupt).
+ AC
H
Interrupt control register 31
ICR31
The level of the IRQ31 interrupt is set (MLB_DINT
interrupt).
Table 9-7 List of register of IRC2
Address
Register name
Abbreviation
Explanation
Base
Offset
FFFB_1000
H
+ 00
H
IRQ flag register
IRQF
Control of IRQ interrupt flag
+ 04
H
IRQ mask register
IRQM
The mask of the assert of the IRQ interrupt is controlled.
+ 08
H
Interrupt level mask register
ILM
The interrupt level said to be valid from the ARM core is
set.
+ 0C
H
ICR monitoring register
ICRMN
The interrupt level of a current IRQ interrupt source is
displayed.
+ 10
H
Holding request cancellation
level register
HRCL
The holding request cancellation level is set.
+ 14
H
Delay interrupt control
register
DICR
The delay interrupt for the task switch is controlled.
+ 18
H
(Reserved)
-
It is a reserved area. (access prohibited)
+ 1C
H
Table base register
TBR
The upper address of the IRQ vector (24 bits) is set.
+ 20
H
Interrupt vector register
VCT
Display the interrupt vector table.
+ 24
H
IRQ test register
IRQTEST
The test of interrupt controller's IRQ interrupt function is
controlled.
+ 28
H
FIQ test register
FIQTEST
+ 2C
H
(Reserved)
-
It is a reserved area. (access prohibited)
+ 30
H
Interrupt control register 0
ICR00
The level of the IRQ0 (PWM ch 2)
+ 34
H
Interrupt control register 1
ICR01
The level of the IRQ1 (PWM ch 3)
+ 38
H
Interrupt control register 2
ICR02
The level of the IRQ2 ( PWM ch 4)
+ 3C
H
Interrupt control register 3
ICR03
The level of the IRQ3 (PWM ch 5)
+ 40
H
Interrupt control register 4
ICR04
The level of the IRQ4 (PWM ch 6)
+ 44
H
Interrupt control register 5
ICR05
The level of the IRQ5 (PWM ch 7)
+ 48
H
Interrupt control register 6
ICR06
The level of the IRQ6 (ADC ch 2)
+ 4C
H
Interrupt control register 7
ICR07
The level of the IRQ7 (ADC ch3)
+ 50
H
Interrupt control register 8
ICR08
The level of the IRQ8 (SPI ch 1)
+ 54
H
Interrupt control register 9
ICR09
The level of the IRQ9 (RLD)
+ 58
H
Interrupt control register 10
ICR10
The level of the IRQ10 (SIG ch 0)
Содержание MB86R02
Страница 24: ...MB86R02 Jade D Hardware Manual V1 64 ...
Страница 76: ...3 2 MB86R02 Jade D Hardware Manual V1 64 Figure 3 1 Memory map 1 ...
Страница 77: ...3 3 MB86R02 Jade D Hardware Manual V1 64 Figure 3 2 Memory map 2 ...
Страница 167: ...8 8 MB86R02 Jade D Hardware Manual V1 64 ...
Страница 214: ...11 7 MB86R02 Jade D Hardware Manual V1 64 15 16 cycles initial value ...
Страница 216: ...11 9 MB86R02 Jade D Hardware Manual V1 64 0000011 b 4MB 0111111 b 64MB 0000111 b 8MB 1111111 b 128MB ...
Страница 304: ...16 5 MB86R02 Jade D Hardware Manual V1 64 The flow of a read action is shown below Figure 16 5 Read process flow ...
Страница 497: ...18 139 MB86R02 Jade D Hardware Manual V1 64 VSYNC is output 1 dot clock faster than HSYNC ...
Страница 558: ...18 200 MB86R02 Jade D Hardware Manual V1 64 017 S S S S S S S S Int Frac 060 018 dBdy S S S S S S S S Int Frac ...
Страница 678: ......
Страница 680: ......
Страница 682: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL ...
Страница 684: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL Figure 22 14 TCON flow diagram ...
Страница 811: ...29 24 MB86R02 Jade D Hardware Manual V1 64 ...
Страница 852: ...34 13 MB86R02 Jade D Hardware Manual V1 64 3 1LSB VFST VZT 1022 INLn 1LSBxn VZT Vn 1LSB DNLn Vn 1 Vn 1LSB 1 ...
Страница 884: ...34 45 MB86R02 Jade D Hardware Manual V1 64 ...