13-9
MB86R02 ‘Jade-D’ Hardware Manual V1.64
13.6.6 DRAM control mode register (DRCM)
This register sets operation mode of DRAM, and the same setting as DRAM should be set. The
operation mode is unable to be changed due to DDRIF macro and other restrictions.
Address
F300_0000
H
+ 08
H
Bit
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Name
-
-
-
BT
-
AL
-
CL
-
BL
R/W
R/W R/W R/W
R
R/W
R
R/W
R/W
R/W
R/W
Initial value
X
X
X
0
X
0
0
0
X
0
1
1
X
0
1
0
Bit field
Description
No.
Name
15-13
(Reserved)
Reserved bits.
Write access is ignored.
12
BT
Only sequential is applied in the burst type setting.
Setting to DRAM should also be "sequential".
0
Sequential (initial value)
1
Reserved (setting prohibited)
11
(Reserved)
Reserved bit.
Write access is ignored.
10-8
AL
Additive latency is set.
This module operates with AL = 0, and it should also be set to DRAM.
7
(Reserved)
Reserved bit.
Write access is ignored.
6-4
CL
CAS latency is specified.
011
CL = 3 (fixed)
Others Reserved (setting prohibited)
DRAM setting should also have the same as this register’s.
3
(Reserved)
Reserved bit.
Write access is ignored.
2-0
BL
Burst length is specified.
010
BL = 4 (fixed)
Others Reserved (setting prohibited)
DRAM setting should also have the same as this register’s.
Note:
•
The DRCM register is unable to be used for DRAM initialization.
•
Set operation mode of DRAM control core at normal operation to this register. When
DRINI bit (bit 15) of DRAM initialization control register becomes "0" (normal operation
mode), DRAM control core operates according to the DRCM register setting. Be sure
to complete the setting before "0" is set to the DRINI bit.
Содержание MB86R02
Страница 24: ...MB86R02 Jade D Hardware Manual V1 64 ...
Страница 76: ...3 2 MB86R02 Jade D Hardware Manual V1 64 Figure 3 1 Memory map 1 ...
Страница 77: ...3 3 MB86R02 Jade D Hardware Manual V1 64 Figure 3 2 Memory map 2 ...
Страница 167: ...8 8 MB86R02 Jade D Hardware Manual V1 64 ...
Страница 214: ...11 7 MB86R02 Jade D Hardware Manual V1 64 15 16 cycles initial value ...
Страница 216: ...11 9 MB86R02 Jade D Hardware Manual V1 64 0000011 b 4MB 0111111 b 64MB 0000111 b 8MB 1111111 b 128MB ...
Страница 304: ...16 5 MB86R02 Jade D Hardware Manual V1 64 The flow of a read action is shown below Figure 16 5 Read process flow ...
Страница 497: ...18 139 MB86R02 Jade D Hardware Manual V1 64 VSYNC is output 1 dot clock faster than HSYNC ...
Страница 558: ...18 200 MB86R02 Jade D Hardware Manual V1 64 017 S S S S S S S S Int Frac 060 018 dBdy S S S S S S S S Int Frac ...
Страница 678: ......
Страница 680: ......
Страница 682: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL ...
Страница 684: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL Figure 22 14 TCON flow diagram ...
Страница 811: ...29 24 MB86R02 Jade D Hardware Manual V1 64 ...
Страница 852: ...34 13 MB86R02 Jade D Hardware Manual V1 64 3 1LSB VFST VZT 1022 INLn 1LSBxn VZT Vn 1LSB DNLn Vn 1 Vn 1LSB 1 ...
Страница 884: ...34 45 MB86R02 Jade D Hardware Manual V1 64 ...