27-10
MB86R02 ‘Jade-D’ Hardware Manual V1.64
Bit field
Description
No.
Name
7
MLSB
Word bit's shift order is set.
0 Shift starts from MSB of the word
1 Shift starts from LSB of the word
6
TXDIS
Transmitting function is enabled or disabled.
0 Transmitting function is enabled
1 Transmitting function is disabled
5
RXDIS
Receiving function is enabled or disabled.
0 Receiving function is enabled
1 Receiving function is disabled
4
SMPL
Sampling point of the data is specified.
0 Sampling at the center of reception data
1 Sampling at the end of reception data
3
CPOL
I2S_SCKx polarity which drives/samples serial data is specified.
0 Data is driven at rising edge of I2S_SCKx, and sampled at falling edge
1 Data is driven at falling edge of I2S_SCKx, and sampled at rising edge
2
FSPH
Phase is specified to I2S_WSx frame data.
0 I2S_WSx becomes valid 1 clock before the first bit of frame data
1 I2S_WSx becomes valid at the same time as the first bit of frame data
1
FSLN
Pulse width of I2S_WSx is specified.
0 Pulse width is 1 cycle/I2S_SCKx long (1 bit)
1 Pulse width is 1 channel long (1 channel)
Setting "1" is prohibited when frame length is 1 channel long.
0
FSPL
Polarity of I2S_WSx pin is set.
0
Frame synchronous signal becomes valid with I2S_WSx is "1"
The value is "0" at idle
1
Frame synchronous signal becomes valid with I2S_WSx is "0"
The value is "1" at idle
Note:
Do not overwrite CNTREG register when start bit of OPRREG register is "1".
Содержание MB86R02
Страница 24: ...MB86R02 Jade D Hardware Manual V1 64 ...
Страница 76: ...3 2 MB86R02 Jade D Hardware Manual V1 64 Figure 3 1 Memory map 1 ...
Страница 77: ...3 3 MB86R02 Jade D Hardware Manual V1 64 Figure 3 2 Memory map 2 ...
Страница 167: ...8 8 MB86R02 Jade D Hardware Manual V1 64 ...
Страница 214: ...11 7 MB86R02 Jade D Hardware Manual V1 64 15 16 cycles initial value ...
Страница 216: ...11 9 MB86R02 Jade D Hardware Manual V1 64 0000011 b 4MB 0111111 b 64MB 0000111 b 8MB 1111111 b 128MB ...
Страница 304: ...16 5 MB86R02 Jade D Hardware Manual V1 64 The flow of a read action is shown below Figure 16 5 Read process flow ...
Страница 497: ...18 139 MB86R02 Jade D Hardware Manual V1 64 VSYNC is output 1 dot clock faster than HSYNC ...
Страница 558: ...18 200 MB86R02 Jade D Hardware Manual V1 64 017 S S S S S S S S Int Frac 060 018 dBdy S S S S S S S S Int Frac ...
Страница 678: ......
Страница 680: ......
Страница 682: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL ...
Страница 684: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL Figure 22 14 TCON flow diagram ...
Страница 811: ...29 24 MB86R02 Jade D Hardware Manual V1 64 ...
Страница 852: ...34 13 MB86R02 Jade D Hardware Manual V1 64 3 1LSB VFST VZT 1022 INLn 1LSBxn VZT Vn 1LSB DNLn Vn 1 Vn 1LSB 1 ...
Страница 884: ...34 45 MB86R02 Jade D Hardware Manual V1 64 ...