17-10
MB86R02 ‘Jade-D’ Hardware Manual V1.64
Bit 17
Reserved
Do not modify
Bit 10
R0PXALIGND
rx_pix_aligned, 1=Pixel link operational
Bit 9
Reserved
Do not modify
Bit 8
Reserved
Do not modify
Bit 7
Reserved
Do not modify
Bit 6
Reserved
Do not modify
Bit 5
Reserved
Do not modify
Bit 4
Reserved
Do not modify
Bit 3
Reserved
Do not modify
Bit 2
Reserved
Do not modify
Bit 1
R0PHYDWNRDY
indicates that downstream serial channel (APIX PHY) is operational, While 'PHYDWNRDY' is low AShell can't become TA aligned
('CONNECTED' is low). If the local APIX PHY is not used 'PHYDWNRDY' is forced to '1' (rx_down_ready).
Bit 0
R0PLLGOOD
pll_good (is the same for all Tx/Rx channels)
R0STS1
Register address
BaseA 3C
H
Bit number
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0
Field name
Reserved
R0Eye
R0INSYNC
R0PLLBAD
R/W
R
R
R
R
Reset value
0
H
X
0
H
0
H
Channel 0 RX status register 1
Bit 31 - 24 Reserved
Do not modify
Bit 20 - 16 R0Eye
Measured eye opening, 1=edge in this phase during measurement period was set by Eyetime
Bit 15 - 8
R0INSYNC
Synchronisation losses rx_down__sync_loss_cnt
Bit 7 - 0
R0PLLBAD
PLL synchronisation losses pll_bad_cnt
CH1CFG
Register address
BaseA 40
H
Bit number
31
30
29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7 6 5 4 3 2 1 0
F
iel
d
n
am
e
CH1
E
NDwn
P
hy
CH1
E
NUp
P
h
y
CH1
S
DI
NCD
R_
B
w
CH1
S
DI
NW
in
dow
CH1
S
DI
N
_
In
v
e
rt
CH1
S
DO
U
T
_
I
nv
er
t
C
H
1U
pN
om
S
w
ing
R
es
e
rv
e
d
R
es
e
rv
e
d
R/W
RW
RW
RW
RW
RW
RW
RW RW RW
Reset value
0
H
0
H
0
H
6
H
0
H
0
H
F
H
0
H
1
H
Channel 1 Config
Bit
31
CH1ENDwnPhy
Enable Downstream PHY, 0=power OFF, 1=Power ON
Bit
30
CH1ENUpPhy
Enable Upstream PHY, 0=power OFF, 1=Power ON
Bit
25 -
16
CH1SDINCDR_Bw
Channel 1 CDR bandwidth control 000 : no tracking 001 : slowest tracking / lowest bandwidth 3FF : fastest tracking / highest bandwidth
Bit
12 -
10
CH1SDINWindow
Select window for CDR voter 000: 1 clock (last 4 bits) min 2 edges in any 1 phase 001: 2 clocks (last 8 bits) min 3 edges in any 1 phase
010: 3 clocks (last 12 bits) min 3 edges in any 1 phase 011: 4 clocks (last 16 bits) min 3 edges in any 1 phase 100: until 2 edges received
in any one phase 101: until 4 edges received in any one phase 110: until 8 edges received in any one phase 111: until 16 edges received
in any one phase
Bit 9
CH1SDIN_Invert
1: Invert data on SDIN pin (PCB optimization)
Bit 8
CH1SDOUT_Invert
1: Invert data on SDOUT pin (PCB optimization)
Bit 6
- 3
CH1UpNomSwing
Transmit swing (binary coded, 1 LSB = 0.53mA) 0000: min 4mA, 0001: 4.53mA, ..., 1111: max 12mA,
Bit 2
Reserved
Do not modify
Bit 1
Reserved
Содержание MB86R02
Страница 24: ...MB86R02 Jade D Hardware Manual V1 64 ...
Страница 76: ...3 2 MB86R02 Jade D Hardware Manual V1 64 Figure 3 1 Memory map 1 ...
Страница 77: ...3 3 MB86R02 Jade D Hardware Manual V1 64 Figure 3 2 Memory map 2 ...
Страница 167: ...8 8 MB86R02 Jade D Hardware Manual V1 64 ...
Страница 214: ...11 7 MB86R02 Jade D Hardware Manual V1 64 15 16 cycles initial value ...
Страница 216: ...11 9 MB86R02 Jade D Hardware Manual V1 64 0000011 b 4MB 0111111 b 64MB 0000111 b 8MB 1111111 b 128MB ...
Страница 304: ...16 5 MB86R02 Jade D Hardware Manual V1 64 The flow of a read action is shown below Figure 16 5 Read process flow ...
Страница 497: ...18 139 MB86R02 Jade D Hardware Manual V1 64 VSYNC is output 1 dot clock faster than HSYNC ...
Страница 558: ...18 200 MB86R02 Jade D Hardware Manual V1 64 017 S S S S S S S S Int Frac 060 018 dBdy S S S S S S S S Int Frac ...
Страница 678: ......
Страница 680: ......
Страница 682: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL ...
Страница 684: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL Figure 22 14 TCON flow diagram ...
Страница 811: ...29 24 MB86R02 Jade D Hardware Manual V1 64 ...
Страница 852: ...34 13 MB86R02 Jade D Hardware Manual V1 64 3 1LSB VFST VZT 1022 INLn 1LSBxn VZT Vn 1LSB DNLn Vn 1 Vn 1LSB 1 ...
Страница 884: ...34 45 MB86R02 Jade D Hardware Manual V1 64 ...