1-7
MB86R02 ‘Jade-D’ Hardware Manual V1.64
Function
Outline
Built-in SRAM
Embedded general purpose SRAM 32KB
×
2 (32 bit bus)
DMAC
AHB connection
×
8ch
Transfer mode: Block, burst, and demand
Timer
32/16 bit programmable
×
2 channels
GPIO(*2)
Max. 24 usable channels
Interrupt function
PWM(*2)
8 channels
Duty ratio and phase are configurable
ADC
10 bit successive approximation type A/D converter
×
4ch
Sampling rate: 648KS/s (max. sampling plate)
Nonlinearity error: ± 2.0LSB (max.)
GDC (*1)
Display controller
RGB666 or RGB888 output
Max. 6 layered display
Max. 2 screen output (RGB)
Digital video capture function
Max. 2 inputs: ITU656 or RGB + ITU656
Geometry engine (MB86296 compatible display list is usable)
2D/3D drawing function (MB86296 compatible display list is usable)
APIX
Remote Handler 2ch, Master or Slave functionality
I2S (*2)
Audio output/ input
×
1ch (L/R)
Supported three-wire serial (I2S, MSB-Justified) and serial PCM data transfer interface
Master/Slave operations are selectable
Resolution capability: Max. 32 bit/sample
UART (*2)
Max. 6 channels (dedicated channel: 6ch)
1 channel: capable of input/output CTS/RTS signals
8 bit pre-scaler for baud rate clock generation
Enabled DMA transfer
I2C
3.3V pin
×
2ch
Supported standard mode (max. 100kbps)/high-speed mode (max. 400kbps)
SPI (*2)
×
2ch
Full duplex/Synchronous transmission
Transfer data length: 1 bit unit (max. 32 bit) (programmable setting)
The length of the SPI interface packets is variable to permit the use of variable length
addresses and data accesses
Supports writes/reads to the internal module connected to the AHB (variable, from 1 to 16
bytes)
Conforms to Freescale Semiconductor's advocacy SPI (CPOL=0, CPHA=0)
Corresponds to the speed of general purpose CPUs (set the frequency of SPICLK to 1/2 or
less of the HCLK frequency)
Host CPU handshaking communication makes software flow control possible
The MB86R02 can only operate in slave mode whereas the host CPU is the bus master
The packet sizes must be in 8 bit units
No CRC error detection functionality.
No automatic procedure for resends in the case of errors (no ARQ functionality)
Supported burst transfer modes for the AHB are single, incr or incr4
Correct operation cannot be guaranteed if simultaneous access to the module occurs from
the APIX-LINK unit
Содержание MB86R02
Страница 24: ...MB86R02 Jade D Hardware Manual V1 64 ...
Страница 76: ...3 2 MB86R02 Jade D Hardware Manual V1 64 Figure 3 1 Memory map 1 ...
Страница 77: ...3 3 MB86R02 Jade D Hardware Manual V1 64 Figure 3 2 Memory map 2 ...
Страница 167: ...8 8 MB86R02 Jade D Hardware Manual V1 64 ...
Страница 214: ...11 7 MB86R02 Jade D Hardware Manual V1 64 15 16 cycles initial value ...
Страница 216: ...11 9 MB86R02 Jade D Hardware Manual V1 64 0000011 b 4MB 0111111 b 64MB 0000111 b 8MB 1111111 b 128MB ...
Страница 304: ...16 5 MB86R02 Jade D Hardware Manual V1 64 The flow of a read action is shown below Figure 16 5 Read process flow ...
Страница 497: ...18 139 MB86R02 Jade D Hardware Manual V1 64 VSYNC is output 1 dot clock faster than HSYNC ...
Страница 558: ...18 200 MB86R02 Jade D Hardware Manual V1 64 017 S S S S S S S S Int Frac 060 018 dBdy S S S S S S S S Int Frac ...
Страница 678: ......
Страница 680: ......
Страница 682: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL ...
Страница 684: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL Figure 22 14 TCON flow diagram ...
Страница 811: ...29 24 MB86R02 Jade D Hardware Manual V1 64 ...
Страница 852: ...34 13 MB86R02 Jade D Hardware Manual V1 64 3 1LSB VFST VZT 1022 INLn 1LSBxn VZT Vn 1LSB DNLn Vn 1 Vn 1LSB 1 ...
Страница 884: ...34 45 MB86R02 Jade D Hardware Manual V1 64 ...