27-16
MB86R02 ‘Jade-D’ Hardware Manual V1.64
27.6.11
I2SxINTCNT register
Address
ch0
:
FFEE_0020 (h)
Bit
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Name
–
TXUD1M TBERM FERRM TXUD0M TXOVM TXFDM TXFIM
(Reserved)
RBERM RXUDM RXOVM EOPM RXFDM RXFIM
R/W
R
R/W R/W R/W R/W R/W R/W R/W
R
R
R/W R/W R/W R/W R/W R/W
Initial
0
1
1
1
1
1
1
1
0
0
1
1
1
1
1
1
Bit
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Name
(Reserved)
TFTH
(Reserved)
RPTMR
RFTH
R/W
R
R
R
R
R/W R/W R/W R/W
R
R
R/W R/W R/W R/W R/W R/W
Initial
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Bit field
Description
No.
Name
31
(Reserved) Reserved bits.
The write access is ignored. The read value of these bits is always "0".
30
TXUD1M
This is transmission FIFO underflow interrupt mask bit.
It becomes "1" by software reset.
0 Interrupt to CPU by TXUDR1 of STATUS register is not masked
1 Interrupt to CPU by TXUDR1 of STATUS register is masked
29
TBERM
This is interrupt mask bit of block size error of transmission channel.
It becomes "1" by software reset.
0 Interrupt to CPU by TBERR of STATUS register is not masked
1 Interrupt to CPU by TBERR of STATUS register is masked
28
FERRM
This is frame error interrupt mask bit.
It becomes "1" by software reset.
0 Interrupt to CPU by FERR of STATUS register is not masked
1 Interrupt to CPU by FERR of STATUS register is masked.
27
TXUD0M
This is transmission FIFO underflow interrupt mask bit.
It becomes "1" by software reset.
0 Interrupt to CPU by TXUDR0 of STATUS register is not masked.
1 Interrupt to CPU by TXUDR0 of STATUS register is masked.
26
TXOVM
This is transmission FIFO overflow interrupt mask bit.
It becomes "1" by software reset.
0 Interrupt to CPU by TXOVM of STATUS register is not masked.
1 Interrupt to CPU by TXOVM of STATUS register is masked.
25
TXFDM
This is DMA request mask register bit.
It becomes "1" by software reset.
0 DMA transfer is requested when reception data written to transmission
FIFO is threshold value or more
1 DMA transfer is not requested even reception data written to transmission
FIFO is threshold value or more
Содержание MB86R02
Страница 24: ...MB86R02 Jade D Hardware Manual V1 64 ...
Страница 76: ...3 2 MB86R02 Jade D Hardware Manual V1 64 Figure 3 1 Memory map 1 ...
Страница 77: ...3 3 MB86R02 Jade D Hardware Manual V1 64 Figure 3 2 Memory map 2 ...
Страница 167: ...8 8 MB86R02 Jade D Hardware Manual V1 64 ...
Страница 214: ...11 7 MB86R02 Jade D Hardware Manual V1 64 15 16 cycles initial value ...
Страница 216: ...11 9 MB86R02 Jade D Hardware Manual V1 64 0000011 b 4MB 0111111 b 64MB 0000111 b 8MB 1111111 b 128MB ...
Страница 304: ...16 5 MB86R02 Jade D Hardware Manual V1 64 The flow of a read action is shown below Figure 16 5 Read process flow ...
Страница 497: ...18 139 MB86R02 Jade D Hardware Manual V1 64 VSYNC is output 1 dot clock faster than HSYNC ...
Страница 558: ...18 200 MB86R02 Jade D Hardware Manual V1 64 017 S S S S S S S S Int Frac 060 018 dBdy S S S S S S S S Int Frac ...
Страница 678: ......
Страница 680: ......
Страница 682: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL ...
Страница 684: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL Figure 22 14 TCON flow diagram ...
Страница 811: ...29 24 MB86R02 Jade D Hardware Manual V1 64 ...
Страница 852: ...34 13 MB86R02 Jade D Hardware Manual V1 64 3 1LSB VFST VZT 1022 INLn 1LSBxn VZT Vn 1LSB DNLn Vn 1 Vn 1LSB 1 ...
Страница 884: ...34 45 MB86R02 Jade D Hardware Manual V1 64 ...