16-8
MB86R02 ‘Jade-D’ Hardware Manual V1.64
16.4.2.
Data Formats
16.4.2.1.
Host Interface (clock timing and phase)
"H"
"L"
"L"
"L"
"H"
"L"
"L"
"L"
Time when HOSTIF
captures DI.
Time when HOSTIF
outputs DO.
(Clock Phase and Polarity : CPOL=0 , CPHA=0)
HOST SCK
HOST XCS
HOST DI
HOST DO
necessary for
(minimum) 2 cycle/HCLK.
Figure 16-9 Host Interface (clock timing and phase)
16.4.2.2.
Reset Frame
The arrangement of the data byte inputs from the host CPU is a specific one. The byte counter of
the EXTIF unit will malfunction if the HOSTIF module is initialized while the host CPU is
communicating with the HOSTIF module (for example due to an initialization by the MB86R02's
watchdog timer (WDT) or by initialization via a RST-CMD). In this case, the arrangement of the
data bytes would be mistakenly interpreted. It is therefore necessary to use a reset frame when
initializing when the HOSTIF module is communicating.
HOST XCS
When the SCLK never reaches the period
when the XCS signal is active
First
byte (CMD byte)
Condition of XCS width
Hold time
Reset Frame
HOST SCK
The byte counter of
EXTIF is initialized.
necessary for
(minimum) 2 cycle/HCLK.
Ex.) 25nS/HCLK=83MHz
50nS/HCLK=41MHz
100nS/HCLK=20MHz
necessary for
(minimum) 6 cycle/HCLK.
Ex.) 75nS/HCLK=83MHz
150nS/HCLK=41MHz
300nS/HCLK=20MHz
Figure 16-10 Reset Frame
16.4.2.3.
Signal input format from the host CPU
The phase relationships of the HOST SCK, HOST XCS, and HOST DI signals is as follows.
Содержание MB86R02
Страница 24: ...MB86R02 Jade D Hardware Manual V1 64 ...
Страница 76: ...3 2 MB86R02 Jade D Hardware Manual V1 64 Figure 3 1 Memory map 1 ...
Страница 77: ...3 3 MB86R02 Jade D Hardware Manual V1 64 Figure 3 2 Memory map 2 ...
Страница 167: ...8 8 MB86R02 Jade D Hardware Manual V1 64 ...
Страница 214: ...11 7 MB86R02 Jade D Hardware Manual V1 64 15 16 cycles initial value ...
Страница 216: ...11 9 MB86R02 Jade D Hardware Manual V1 64 0000011 b 4MB 0111111 b 64MB 0000111 b 8MB 1111111 b 128MB ...
Страница 304: ...16 5 MB86R02 Jade D Hardware Manual V1 64 The flow of a read action is shown below Figure 16 5 Read process flow ...
Страница 497: ...18 139 MB86R02 Jade D Hardware Manual V1 64 VSYNC is output 1 dot clock faster than HSYNC ...
Страница 558: ...18 200 MB86R02 Jade D Hardware Manual V1 64 017 S S S S S S S S Int Frac 060 018 dBdy S S S S S S S S Int Frac ...
Страница 678: ......
Страница 680: ......
Страница 682: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL ...
Страница 684: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL Figure 22 14 TCON flow diagram ...
Страница 811: ...29 24 MB86R02 Jade D Hardware Manual V1 64 ...
Страница 852: ...34 13 MB86R02 Jade D Hardware Manual V1 64 3 1LSB VFST VZT 1022 INLn 1LSBxn VZT Vn 1LSB DNLn Vn 1 Vn 1LSB 1 ...
Страница 884: ...34 45 MB86R02 Jade D Hardware Manual V1 64 ...