34-26
MB86R02 ‘Jade-D’ Hardware Manual V1.64
34.5.5
GDC Display Signal Timing
34.5.5.1
Clock
Table 34-24 AC timing of Video Interface Clock Signal
Signal
Symbol
Description
Value
Unit
Min.
Typ.
Max.
DCLKP
Fdclki0
DCLKI frequency
–
–
67
MHz
Thdclki0 DCLKI H width
5
–
–
ns
Tldclki0
DCLKI L width
5
–
–
ns
DCLKI1
Fdclki1
DCLKI frequency
–
–
67
MHz
Thdclki1 DCLKI H width
5
–
–
ns
Tldclki1
DCLKI L width
5
–
–
ns
DCLK (internal) Tldclk0
DCLK frequency *1
–
–
67
MHz
DCLK (internal) Tldclk1
DCLK frequency *1
–
–
67
MHz
DCLKO0
Fdclko
DCLKO frequency*3
–
–
67
MHz
DCLKO1
Fdclko
DCLKO frequency*4
–
–
67
MHz
*1: Internal display clock of PLL synchronization mode is generated by division of internal PLL in the display
clock prescaler.
*2: DCLKI or internal display clock of PLL is output.
*3: Load Capacitance 20pF
*4: Load Capacitance 30pF
34.5.5.2
Input Signal
1) Apply the signal only in PLL synchronization mode (CKS = 0)
(Reference clock = Clock output from internal PLL)
Table 34-25 AC Timing of Video Interface Input Signal (1)
Signal
Symbol
Description
Value
Unit
Min.
Typ.
Max.
HSYNC0 (i)
Twhsync0
HSYNC input pulse width
3.0
–
–
Clock
HSYNC1 (i)
Twvsync1
VSYNC input pulse width
3.0
–
–
Clock
VSYNC0 (i)
Twvsync
VSYNC input pulse width
1
–
–
HSYNC
VSYNC1 (i)
Twvsync
VSYNC input pulse width
1
–
–
HSYNC
2) Apply the signal only in DCLKI synchronization mode (CKS = 1)
(Reference clock = DCLKI)
Table 34-26 AC Timing of Video Interface Input Signal (2)
Signal
Symbol
Description
Value
Unit
Min.
Typ.
Max.
HSYNC0 (i)
Twhsync0 HSYNC input pulse width
3.0
–
–
Clock
Tshsync0 HSYNC Input setup time
5.0
–
–
ns
Thhsync0 HSYNC Input hold time
0.0
–
–
ns
HSYNC1 (i)
Twhsync1 HSYNC input pulse width
3.0
–
–
Clock
Tshsync1 HSYNC Input setup time
5.0
–
–
ns
Thhsync1 HSYNC Input hold time
0.0
–
–
ns
Содержание MB86R02
Страница 24: ...MB86R02 Jade D Hardware Manual V1 64 ...
Страница 76: ...3 2 MB86R02 Jade D Hardware Manual V1 64 Figure 3 1 Memory map 1 ...
Страница 77: ...3 3 MB86R02 Jade D Hardware Manual V1 64 Figure 3 2 Memory map 2 ...
Страница 167: ...8 8 MB86R02 Jade D Hardware Manual V1 64 ...
Страница 214: ...11 7 MB86R02 Jade D Hardware Manual V1 64 15 16 cycles initial value ...
Страница 216: ...11 9 MB86R02 Jade D Hardware Manual V1 64 0000011 b 4MB 0111111 b 64MB 0000111 b 8MB 1111111 b 128MB ...
Страница 304: ...16 5 MB86R02 Jade D Hardware Manual V1 64 The flow of a read action is shown below Figure 16 5 Read process flow ...
Страница 497: ...18 139 MB86R02 Jade D Hardware Manual V1 64 VSYNC is output 1 dot clock faster than HSYNC ...
Страница 558: ...18 200 MB86R02 Jade D Hardware Manual V1 64 017 S S S S S S S S Int Frac 060 018 dBdy S S S S S S S S Int Frac ...
Страница 678: ......
Страница 680: ......
Страница 682: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL ...
Страница 684: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL Figure 22 14 TCON flow diagram ...
Страница 811: ...29 24 MB86R02 Jade D Hardware Manual V1 64 ...
Страница 852: ...34 13 MB86R02 Jade D Hardware Manual V1 64 3 1LSB VFST VZT 1022 INLn 1LSBxn VZT Vn 1LSB DNLn Vn 1 Vn 1LSB 1 ...
Страница 884: ...34 45 MB86R02 Jade D Hardware Manual V1 64 ...