27-19
MB86R02 ‘Jade-D’ Hardware Manual V1.64
27.6.12
I2SxSTATUS register
Address
ch0
:
FFEE_0024 (h)
Bit
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Name TBERR RBERR FERR
TXUDR
1
TXUDR
0
TXOVR RXUDR RXOVR
(Reserved)
EOPI
BSY
TXFI
RXFI
R/W
R
R
R/W R/W R/W R/W R/W R/W
R
R
R
R
R/W
R
R
R
Initial
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Bit
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Name
(Reserved)
TXNUM
(Reserved)
RXNUM
R/W
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
Initial
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Bit field
Description
No.
Name
31
TBERR
In order to set block size of DMA transmission channel to larger value than I2S
transmission FIFO threshold to operate, set this bit to "1" and stop the channel. When
TBERR is "1" and TBERM of INTCNT register is "0", interrupt to CPU occurs.
This becomes "0" by software reset.
30
RBERR
In order to set block size of DMA reception channel to larger value than I2S transmission
FIFO threshold to operate, set this bit to "1" and stop the channel. When RBERR is "1"
and RBERM of INTCNT register is "0", interrupt to CPU occurs.
This becomes "0" by software reset.
29
FERR
Occurrence of frame error is indicated. This bit is set to "1" in the following cases:
•
Frame synchronous signal is not able to be received with the set frame rate in the
free-running mode (FRUN = 0 of CNTREG) and the slave mode (MSMD = 0 of
CNTREG)
•
The next frame synchronous signal is received during frame transmission/reception in
the slave mode (MSMD = 0 of CNTREG), not free-running mode (FRUN = 1 of
CNTREG)
When FERR is "1" and FERRM of INTCNT register is "0", interrupt to CPU occurs. Writing
"1" from CPU clears the value to "0".
This becomes "0" by software reset.
28
TXUDR1
When transmission FIFO underflows at the top of frame, the value is set to "1". Writing "1"
from CPU clears the value to "0".
This becomes "0" by software reset.
27
TXUDR0
When transmission FIFO underflows during frame transmission (from 2nd bit word to the
last frame of the word), the value is set to "1". Writing "1" from CPU clears the value to "0".
This becomes "0" by software reset.
26
TXOVR
When transmission FIFO overflows, the value is set to "1" indicating transmission data is
written in the condition that transmission FIFO is full. The value "1" indicates 1 word or
more of transmission data is deleted.
When TXOVR is "1" and TXOVM of INTCNT register is "0", interrupt to CPU occurs.
Writing "1" from CPU clears the value to "0".
This becomes "0" by software reset.
25
RXUDR
When reception FIFO underflows, the value is set to "1" indicating read access is carried
out to reception FIFO in the condition that reception FIFO is empty.
Writing "1" from CPU clears the value to "0".
This becomes "0" by software reset.
24
RXOVR
When reception FIFO overflows, the value is set to "1" indicating reception is carried out in
the condition that reception FIFO is full. The value "1" indicates 1 word or more of
reception data is deleted.
When RXOVR is "1" and RXOVM of INTCNT register is "0", interrupt to CPU occurs.
Writing "1" from CPU clears the value to "0".
This becomes "0" by software reset.
23-20
(Reserved) Reserved bits.
The write access is ignored. The read value of these bits is always "0".
Содержание MB86R02
Страница 24: ...MB86R02 Jade D Hardware Manual V1 64 ...
Страница 76: ...3 2 MB86R02 Jade D Hardware Manual V1 64 Figure 3 1 Memory map 1 ...
Страница 77: ...3 3 MB86R02 Jade D Hardware Manual V1 64 Figure 3 2 Memory map 2 ...
Страница 167: ...8 8 MB86R02 Jade D Hardware Manual V1 64 ...
Страница 214: ...11 7 MB86R02 Jade D Hardware Manual V1 64 15 16 cycles initial value ...
Страница 216: ...11 9 MB86R02 Jade D Hardware Manual V1 64 0000011 b 4MB 0111111 b 64MB 0000111 b 8MB 1111111 b 128MB ...
Страница 304: ...16 5 MB86R02 Jade D Hardware Manual V1 64 The flow of a read action is shown below Figure 16 5 Read process flow ...
Страница 497: ...18 139 MB86R02 Jade D Hardware Manual V1 64 VSYNC is output 1 dot clock faster than HSYNC ...
Страница 558: ...18 200 MB86R02 Jade D Hardware Manual V1 64 017 S S S S S S S S Int Frac 060 018 dBdy S S S S S S S S Int Frac ...
Страница 678: ......
Страница 680: ......
Страница 682: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL ...
Страница 684: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL Figure 22 14 TCON flow diagram ...
Страница 811: ...29 24 MB86R02 Jade D Hardware Manual V1 64 ...
Страница 852: ...34 13 MB86R02 Jade D Hardware Manual V1 64 3 1LSB VFST VZT 1022 INLn 1LSBxn VZT Vn 1LSB DNLn Vn 1 Vn 1LSB 1 ...
Страница 884: ...34 45 MB86R02 Jade D Hardware Manual V1 64 ...