17-9
MB86R02 ‘Jade-D’ Hardware Manual V1.64
R0CFG1
Register address
BaseA 28
H
Bit number
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0
Field name
Reserved
R0_config_byte_7
R0_config_byte_6
R0_config_byte_5
R/W
RWS
RW
RW
RW
Reset value
0
H
93
H
C0
H
3F
H
Channel 0 RX APIX configuration byte 5-7
Bit 31 - 24 Reserved
Do not modify
Bit 23 - 16 R0_config_byte_7
apix config byte, see section 17.4
Bit 15 - 8
R0_config_byte_6
apix config byte, see section 17.4
Bit 7 - 0
R0_config_byte_5
(none)
R0CFG2
Register address
BaseA 2C
H
Bit number
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0
Field name
R0_config_byte_shell_4
R0_config_byte_shell_3
R0_config_byte_shell_2
R0_config_byte_shell_1
R/W
RW
RW
RW
RW
Reset value
A0
H
9
H
89
H
0
H
Channel 0 RX APIX SHELL configuration byte 1-4
Bit 31 - 24
R0_config_byte_shell_4
apix config byte, see section 17.4
Bit 23 - 16
R0_config_byte_shell_3
apix config byte, see section 17.4
Bit 15 - 8
R0_config_byte_shell_2
apix config byte, see section 17.4
Bit 7 - 0
R0_config_byte_shell_1
(none)
R0CTRL
Register address
BaseA 34
H
Bit number
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3
2
1
0
Field name
Reserved
R0CFGEN Reserved
R/W
RWS
RW
RW
Reset value
0
H
1
H
0
H
Channel 0 RX control
Bit
31 -
24
Reserved
Do not modify
Bit 2
R0CFGEN
0: A-Shell and PHY running (write protection on APCFG registers), with falling edge config registers ore overtaken by PHY. 1: (def) A-
Shell and PHY configuration (possible to change APCFG registers), Ashell and PHY (if EnRstToPhy is enabled) is hold in reset, Changes
at configurations bytes (config_byte_*) are allowed only when 'CFGEN' or 'RSTRT' are asserted.
Bit 1
Reserved
Do not modify
R0STS0
Register address BaseA 38
H
Bit number
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17
16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1
0
Field name
R
es
e
rv
e
d
R
es
e
rv
e
d
R
0
PXAL
IG
N
D
R
es
e
rv
e
d
R
es
e
rv
e
d
R
es
e
rv
e
d
R
es
e
rv
e
d
R
es
e
rv
e
d
R
es
e
rv
e
d
R
es
e
rv
e
d
R
es
e
rv
e
d
R0
P
HY
DW
NR
DY
R0PLLGOOD
R/W
RWS
R
R R R R R R R R R R
R
Reset value
0
H
0
H
0
H
0
H
0
H
0
H
0
H
0
H
0
H
0
H
0
H
0
H
0
H
Channel 0 RX status register 0
Bit 31
- 24
Reserved
Do not modify
Содержание MB86R02
Страница 24: ...MB86R02 Jade D Hardware Manual V1 64 ...
Страница 76: ...3 2 MB86R02 Jade D Hardware Manual V1 64 Figure 3 1 Memory map 1 ...
Страница 77: ...3 3 MB86R02 Jade D Hardware Manual V1 64 Figure 3 2 Memory map 2 ...
Страница 167: ...8 8 MB86R02 Jade D Hardware Manual V1 64 ...
Страница 214: ...11 7 MB86R02 Jade D Hardware Manual V1 64 15 16 cycles initial value ...
Страница 216: ...11 9 MB86R02 Jade D Hardware Manual V1 64 0000011 b 4MB 0111111 b 64MB 0000111 b 8MB 1111111 b 128MB ...
Страница 304: ...16 5 MB86R02 Jade D Hardware Manual V1 64 The flow of a read action is shown below Figure 16 5 Read process flow ...
Страница 497: ...18 139 MB86R02 Jade D Hardware Manual V1 64 VSYNC is output 1 dot clock faster than HSYNC ...
Страница 558: ...18 200 MB86R02 Jade D Hardware Manual V1 64 017 S S S S S S S S Int Frac 060 018 dBdy S S S S S S S S Int Frac ...
Страница 678: ......
Страница 680: ......
Страница 682: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL ...
Страница 684: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL Figure 22 14 TCON flow diagram ...
Страница 811: ...29 24 MB86R02 Jade D Hardware Manual V1 64 ...
Страница 852: ...34 13 MB86R02 Jade D Hardware Manual V1 64 3 1LSB VFST VZT 1022 INLn 1LSBxn VZT Vn 1LSB DNLn Vn 1 Vn 1LSB 1 ...
Страница 884: ...34 45 MB86R02 Jade D Hardware Manual V1 64 ...