28-3
MB86R02 ‘Jade-D’ Hardware Manual V1.64
28.6 Registers
This section describes UART interface module's registers.
28.6.1 Register list
The LSI has 6 UART channels (please note that some are only available via pin multiplex
settings). Each module has the registers shown in Table 28-1.
Table 28-1 UART register list
Channel
Address
Register
Description
UART ch0
FFFE1000h
URT0RFR
Reception FIFO register (read only) that is valid in DLAB = 0
URT0TFR
Transmission FIFO register (write only) that is valid in DLAB = 0
URT0DLL
Divider latch (low order byte) register that is valid in DLAB = 1
FFFE1004h
URT0IER
Interrupt enable that is valid in DLAB = 0.
URT0DLM
Divider latch (high order byte) register that is valid in DLAB = 1
FFFE1008h
URT0IIR
Interrupt ID register (read only)
URT0FCR
FIFO control (write only)
FFFE100Ch URT0LCR
Line control register
FFFE1010h
URT0MCR Modem control register
FFFE1014h
URT0LSR
Line status register (read only)
FFFE1018h
URT0MSR Modem status register (read only)
UART ch1
FFFE2000h
URT1RFR
Reception FIFO register (read only) that is valid in DLAB = 0
URT1TFR
Transmission FIFO register (write only) that is valid in DLAB = 0
URT1DLL
Divider latch register (low order byte) that is valid in DLAB = 1
FFFE2004h
URT1IER
Interrupt enable that is valid in DLAB = 0.
URT1DLM
Divider latch (high order byte) register that is valid in DLAB = 1
FFFE2008h
URT1IIR
Interrupt ID register (read only)
URT1FCR
FIFO control (write only)
FFFE200Ch URT1LCR
Line control register
FFFE2010h
URT1MCR Modem control register
FFFE2014h
URT1LSR
Line status register (read only)
FFFE20
18h
URT1M
SR
Modem status register (read only)
UART ch2
FFF50000h
URT2RFR
Reception FIFO register (read only) that is valid in DLAB = 0
URT2TFR
Transmission FIFO register (write only) that is valid in DLAB = 0
URT2DLL
Divider latch (low order byte) register that is valid in DLAB = 1
FFF50004h
URT2IER
Interrupt enable that is valid in DLAB = 0.
URT2DLM
Divider latch (high order byte) register that is valid in DLAB = 1
FFF50008h
URT2IIR
Interrupt ID register (read only)
URT2FCR
FIFO control (write only)
FFF5000Ch URT2LCR
Line control register
FFF50010h
URT2MCR Modem control register
FFF50014h
URT2LSR
Line status register (read only)
FFF50018h
URT2MSR Modem status register (read only)
UART ch3
FFF51000h
URT3RFR
Reception FIFO register (read only) that is valid in DLAB = 0
URT3TFR
Transmission FIFO register (write only) that is valid in DLAB = 0
Содержание MB86R02
Страница 24: ...MB86R02 Jade D Hardware Manual V1 64 ...
Страница 76: ...3 2 MB86R02 Jade D Hardware Manual V1 64 Figure 3 1 Memory map 1 ...
Страница 77: ...3 3 MB86R02 Jade D Hardware Manual V1 64 Figure 3 2 Memory map 2 ...
Страница 167: ...8 8 MB86R02 Jade D Hardware Manual V1 64 ...
Страница 214: ...11 7 MB86R02 Jade D Hardware Manual V1 64 15 16 cycles initial value ...
Страница 216: ...11 9 MB86R02 Jade D Hardware Manual V1 64 0000011 b 4MB 0111111 b 64MB 0000111 b 8MB 1111111 b 128MB ...
Страница 304: ...16 5 MB86R02 Jade D Hardware Manual V1 64 The flow of a read action is shown below Figure 16 5 Read process flow ...
Страница 497: ...18 139 MB86R02 Jade D Hardware Manual V1 64 VSYNC is output 1 dot clock faster than HSYNC ...
Страница 558: ...18 200 MB86R02 Jade D Hardware Manual V1 64 017 S S S S S S S S Int Frac 060 018 dBdy S S S S S S S S Int Frac ...
Страница 678: ......
Страница 680: ......
Страница 682: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL ...
Страница 684: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL Figure 22 14 TCON flow diagram ...
Страница 811: ...29 24 MB86R02 Jade D Hardware Manual V1 64 ...
Страница 852: ...34 13 MB86R02 Jade D Hardware Manual V1 64 3 1LSB VFST VZT 1022 INLn 1LSBxn VZT Vn 1LSB DNLn Vn 1 Vn 1LSB 1 ...
Страница 884: ...34 45 MB86R02 Jade D Hardware Manual V1 64 ...