15-22
MB86R02 ‘Jade-D’ Hardware Manual V1.64
Restrictions
When DMA transfer is performed by external (DREQ) and peripheral (IDREQ) requests, there
are some restrictions for external and peripheral signal pins.
1.
DREQ/IDREQ
DREQ/IDREQ must be asserted for at least 2 cycles of the AHB clock
(
HCLK).
There is no restriction for the timing of the negation of DREQ/IDREQ.
After completing DMA transfer in BC
×
TC and asserting DACK/IDACK and DEOP/IDEOP, a
new transfer request (edge of DREQ/IDREQ) can be accepted for the next DMA transfer.
2.
DACK/IDACK
After the DMAC has transferred data to the destination address, DACK/IDACK are asserted
for 1 cycle of the AHB clock (HCLK). If access to the destination was done correctly, this
signal is asserted.
If the destination issues error, retry, or split responses on the AHB bus, this signal is not
asserted.
In burst transfer mode, these signals indicate that the DMAC has performed destination
access properly.
3.
DEOP/IDEOP
Basically, DEOP/IDEOP are asserted for 1 AHB clock (HCLK) cycle when the DMAC ends
DMA transfer properly or abnormally. Abnormal DMA transfer includes the following cases:
•
Forced termination by DSTP/IDSTP
•
Forced termination by setting 1'b0 to DMACA/EB
•
Reception of an error response from the source/destination
4.
DSTP/IDSTP
DSTP/IDSTP are used to forcibly terminate DMA transfer and it is permissible to assert them
during transfer (it is also permissible to assert DSTP/IDSTP while DMA is not transferring
due to the transfer gap or an interrupt function).
If these signals are used to forcibly terminate DMA transfer, they are not asserted until
DEOP/IDEOP are asserted.
5.
Exceptional operation of DEOP/IDEOP
If DSTP/IDSTP are asserted immediately after DREQ/DSTP have been asserted, the DMAC
may request the bus to execute an IDLE transfer. In this case, the DMAC may assert
DEOP/IDEOP for 2 cycles or more of the AHB clock (HCLK).
The assertion period of DEOP/IDEOP depends on the number of previous master transfer
cycles. Figure 15-4 shows an example of this exception operation.
Содержание MB86R02
Страница 24: ...MB86R02 Jade D Hardware Manual V1 64 ...
Страница 76: ...3 2 MB86R02 Jade D Hardware Manual V1 64 Figure 3 1 Memory map 1 ...
Страница 77: ...3 3 MB86R02 Jade D Hardware Manual V1 64 Figure 3 2 Memory map 2 ...
Страница 167: ...8 8 MB86R02 Jade D Hardware Manual V1 64 ...
Страница 214: ...11 7 MB86R02 Jade D Hardware Manual V1 64 15 16 cycles initial value ...
Страница 216: ...11 9 MB86R02 Jade D Hardware Manual V1 64 0000011 b 4MB 0111111 b 64MB 0000111 b 8MB 1111111 b 128MB ...
Страница 304: ...16 5 MB86R02 Jade D Hardware Manual V1 64 The flow of a read action is shown below Figure 16 5 Read process flow ...
Страница 497: ...18 139 MB86R02 Jade D Hardware Manual V1 64 VSYNC is output 1 dot clock faster than HSYNC ...
Страница 558: ...18 200 MB86R02 Jade D Hardware Manual V1 64 017 S S S S S S S S Int Frac 060 018 dBdy S S S S S S S S Int Frac ...
Страница 678: ......
Страница 680: ......
Страница 682: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL ...
Страница 684: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL Figure 22 14 TCON flow diagram ...
Страница 811: ...29 24 MB86R02 Jade D Hardware Manual V1 64 ...
Страница 852: ...34 13 MB86R02 Jade D Hardware Manual V1 64 3 1LSB VFST VZT 1022 INLn 1LSBxn VZT Vn 1LSB DNLn Vn 1 Vn 1LSB 1 ...
Страница 884: ...34 45 MB86R02 Jade D Hardware Manual V1 64 ...